Login / Signup
Shoji Ikeda
ORCID
Publication Activity (10 Years)
Years Active: 2007-2022
Publications (10 Years): 8
Top Topics
Write Operations
Brushless Dc
Power Dissipation
Frame Interpolation
Top Venues
IEEE J. Solid State Circuits
IRPS
IEEE J. Emerg. Sel. Topics Circuits Syst.
VLSIC
</>
Publications
</>
K. Watanabe
,
T. Shimada
,
K. Hirose
,
H. Shindo
,
D. Kobayashi
,
Takaho Tanigawa
,
Shoji Ikeda
,
Takamitsu Shinada
,
Hiroki Koike
,
Tetsuo Endoh
,
T. Makino
,
Takeshi Ohshima
Design and Heavy-Ion Testing of MTJ/CMOS Hybrid LSIs for Space-Grade Soft-Error Reliability.
IRPS
(2022)
Masanori Natsui
,
Akira Tamakoshi
,
Hiroaki Honjo
,
Toshinari Watanabe
,
Takashi Nasuno
,
Chaoliang Zhang
,
Takaho Tanigawa
,
Hirofumi Inoue
,
Masaaki Niwa
,
Toru Yoshiduka
,
Yasuo Noguchi
,
Mitsuo Yasuhira
,
Yitao Ma
,
Hui Shen
,
Shunsuke Fukami
,
Hideo Sato
,
Shoji Ikeda
,
Hideo Ohno
,
Tetsuo Endoh
,
Takahiro Hanyu
Dual-Port SOT-MRAM Achieving 90-MHz Read and 60-MHz Write Operations Under Field-Assistance-Free Condition.
IEEE J. Solid State Circuits
56 (4) (2021)
Masanori Natsui
,
Akira Tamakoshi
,
Hiroaki Honjo
,
Toshinari Watanabe
,
Takashi Nasuno
,
Chaoliang Zhang
,
Takaho Tanigawa
,
Hirofumi Inoue
,
Masaaki Niwa
,
Toru Yoshiduka
,
Yasuo Noguchi
,
Mitsuo Yasuhira
,
Yitao Ma
,
Hui Shen
,
Shunsuke Fukami
,
Hideo Sato
,
Shoji Ikeda
,
Hideo Ohno
,
Tetsuo Endoh
,
Takahiro Hanyu
Dual-Port Field-Free SOT-MRAM Achieving 90-MHz Read and 60-MHz Write Operations under 55-nm CMOS Technology and 1.2-V Supply Voltage.
VLSI Circuits
(2020)
Ryo Tamura
,
N. Watanabe
,
Hiroki Koike
,
Hideo Sato
,
Shoji Ikeda
,
Tetsuo Endoh
,
Soshi Sato
A novel memory test system with an electromagnet for STT-MRAM testing.
NVMTS
(2019)
Masanori Natsui
,
Daisuke Suzuki
,
Akira Tamakoshi
,
Toshinari Watanabe
,
Hiroaki Honjo
,
Hiroki Koike
,
Takashi Nasuno
,
Yitao Ma
,
Takaho Tanigawa
,
Yasuo Noguchi
,
Mitsuo Yasuhira
,
Hideo Sato
,
Shoji Ikeda
,
Hideo Ohno
,
Tetsuo Endoh
,
Takahiro Hanyu
An FPGA-Accelerated Fully Nonvolatile Microcontroller Unit for Sensor-Node Applications in 40nm CMOS/MTJ-Hybrid Technology Achieving 47.14μW Operation at 200MHz.
ISSCC
(2019)
Masanori Natsui
,
Daisuke Suzuki
,
Akira Tamakoshi
,
Toshinari Watanabe
,
Hiroaki Honjo
,
Hiroki Koike
,
Takashi Nasuno
,
Yitao Ma
,
Takaho Tanigawa
,
Yasuo Noguchi
,
Mitsuo Yasuhira
,
Hideo Sato
,
Shoji Ikeda
,
Hideo Ohno
,
Tetsuo Endoh
,
Takahiro Hanyu
A 47.14-µW 200-MHz MOS/MTJ-Hybrid Nonvolatile Microcontroller Unit Embedding STT-MRAM and FPGA for IoT Applications.
IEEE J. Solid State Circuits
54 (11) (2019)
Tetsuo Endoh
,
Hiroki Koike
,
Shoji Ikeda
,
Takahiro Hanyu
,
Hideo Ohno
An Overview of Nonvolatile Emerging Memories - Spintronics for Working Memories.
IEEE J. Emerg. Sel. Topics Circuits Syst.
6 (2) (2016)
Takahiro Hanyu
,
Tetsuo Endoh
,
Daisuke Suzuki
,
Hiroki Koike
,
Yitao Ma
,
Naoya Onizawa
,
Masanori Natsui
,
Shoji Ikeda
,
Hideo Ohno
Standby-Power-Free Integrated Circuits Using MTJ-Based VLSI Computing.
Proc. IEEE
104 (10) (2016)
Daisuke Suzuki
,
Masanori Natsui
,
Akira Mochizuki
,
Sadahiko Miura
,
Hiroaki Honjo
,
Hideo Sato
,
Shunsuke Fukami
,
Shoji Ikeda
,
Tetsuo Endoh
,
Hideo Ohno
,
Takahiro Hanyu
Fabrication of a 3000-6-input-LUTs embedded and block-level power-gated nonvolatile FPGA chip using p-MTJ-based logic-in-memory structure.
VLSIC
(2015)
Masanori Natsui
,
Daisuke Suzuki
,
Noboru Sakimura
,
Ryusuke Nebashi
,
Yukihide Tsuji
,
Ayuka Morioka
,
Tadahiko Sugibayashi
,
Sadahiko Miura
,
Hiroaki Honjo
,
Keizo Kinoshita
,
Shoji Ikeda
,
Tetsuo Endoh
,
Hideo Ohno
,
Takahiro Hanyu
Nonvolatile Logic-in-Memory LSI Using Cycle-Based Power Gating and its Application to Motion-Vector Prediction.
IEEE J. Solid State Circuits
50 (2) (2015)
Shunsuke Fukami
,
Hideo Sato
,
Michihiko Yamanouchi
,
Shoji Ikeda
,
Fumihiro Matsukura
,
Hideo Ohno
Advances in spintronics devices for microelectronics - From spin-transfer torque to spin-orbit torque.
ASP-DAC
(2014)
Daisuke Suzuki
,
Masanori Natsui
,
Akira Mochizuki
,
Sadahiko Miura
,
Hiroaki Honjo
,
Keizo Kinoshita
,
Hideo Sato
,
Shoji Ikeda
,
Tetsuo Endoh
,
Hideo Ohno
,
Takahiro Hanyu
Fabrication of a magnetic tunnel junction-based 240-tile nonvolatile field-programmable gate array chip skipping wasted write operations for greedy power-reduced logic applications.
IEICE Electron. Express
10 (23) (2013)
Takashi Ohsawa
,
Hiroki Koike
,
Sadahiko Miura
,
Hiroaki Honjo
,
Keizo Kinoshita
,
Shoji Ikeda
,
Takahiro Hanyu
,
Hideo Ohno
,
Tetsuo Endoh
A 1 Mb Nonvolatile Embedded Memory Using 4T2MTJ Cell With 32 b Fine-Grained Power Gating Scheme.
IEEE J. Solid State Circuits
48 (6) (2013)
Masanori Natsui
,
Daisuke Suzuki
,
Noboru Sakimura
,
Ryusuke Nebashi
,
Yukihide Tsuji
,
Ayuka Morioka
,
Tadahiko Sugibayashi
,
Sadahiko Miura
,
Hiroaki Honjo
,
Keizo Kinoshita
,
Shoji Ikeda
,
Tetsuo Endoh
,
Hideo Ohno
,
Takahiro Hanyu
Nonvolatile logic-in-memory array processor in 90nm MTJ/MOS achieving 75% leakage reduction using cycle-based power gating.
ISSCC
(2013)
Shoun Matsunaga
,
Masanori Natsui
,
Shoji Ikeda
,
Katsuya Miura
,
Tetsuo Endoh
,
Hideo Ohno
,
Takahiro Hanyu
Implementation of a perpendicular MTJ-based read-disturb-tolerant 2T-2R nonvolatile TCAM based on a reversed current reading scheme.
ASP-DAC
(2012)
Takashi Ohsawa
,
Hiroki Koike
,
Sadahiko Miura
,
Hiroaki Honjo
,
Keiichi Tokutome
,
Shoji Ikeda
,
Takahiro Hanyu
,
Hideo Ohno
,
Tetsuo Endoh
1Mb 4T-2MTJ nonvolatile STT-RAM for embedded memories using 32b fine-grained power gating technique with 1.0ns/200ps wake-up/power-off times.
VLSIC
(2012)
Shoun Matsunaga
,
Sadahiko Miura
,
Hiroaki Honjou
,
Keizo Kinoshita
,
Shoji Ikeda
,
Tetsuo Endoh
,
Hideo Ohno
,
Takahiro Hanyu
4T-2MTJ-cell fully parallel TCAM based on nonvolatile logic-in-memory architecture.
VLSIC
(2012)
Masashi Kamiyanagi
,
Fumitaka Iga
,
Shoji Ikeda
,
Katsuya Miura
,
Jun Hayakawa
,
Haruhiro Hasegawa
,
Takahiro Hanyu
,
Hideo Ohno
,
Tetsuo Endoh
Transient Characteristic of Fabricated Magnetic Tunnel Junction (MTJ) Programmed with CMOS Circuit.
IEICE Trans. Electron.
(5) (2010)
Fumitaka Iga
,
Masashi Kamiyanagi
,
Shoji Ikeda
,
Katsuya Miura
,
Jun Hayakawa
,
Haruhiro Hasegawa
,
Takahiro Hanyu
,
Hideo Ohno
,
Tetsuo Endoh
Study of the DC Performance of Fabricated Magnetic Tunnel Junction Integrated on Back-End Metal Line of CMOS Circuits.
IEICE Trans. Electron.
(5) (2010)
Riichiro Takemura
,
Takayuki Kawahara
,
Katsuya Miura
,
Hiroyuki Yamamoto
,
Jun Hayakawa
,
Nozomu Matsuzaki
,
Kazuo Ono
,
Michihiko Yamanouchi
,
Kenchi Ito
,
Hiromasa Takahashi
,
Shoji Ikeda
,
Haruhiro Hasegawa
,
Hideyuki Matsuoka
,
Hideo Ohno
A 32-Mb SPRAM With 2T1R Memory Cell, Localized Bi-Directional Write Driver and '1'/'0' Dual-Array Equalized Reference Scheme.
IEEE J. Solid State Circuits
45 (4) (2010)
Shoun Matsunaga
,
Jun Hayakawa
,
Shoji Ikeda
,
Katsuya Miura
,
Tetsuo Endoh
,
Hideo Ohno
,
Takahiro Hanyu
MTJ-based nonvolatile logic-in-memory circuit, future prospects and issues.
DATE
(2009)
Takayuki Kawahara
,
Riichiro Takemura
,
Katsuya Miura
,
Jun Hayakawa
,
Shoji Ikeda
,
Young Min Lee
,
Ryutaro Sasaki
,
Yasushi Goto
,
Kenchi Ito
,
Toshiyasu Meguro
,
Fumihiro Matsukura
,
Hiromasa Takahashi
,
Hideyuki Matsuoka
,
Hideo Ohno
2 Mb SPRAM (SPin-Transfer Torque RAM) With Bit-by-Bit Bi-Directional Current Write and Parallelizing-Direction Current Read.
IEEE J. Solid State Circuits
43 (1) (2008)
Takayuki Kawahara
,
Riichiro Takemura
,
Katsuya Miura
,
Jun Hayakawa
,
Shoji Ikeda
,
Young Min Lee
,
Ryutaro Sasaki
,
Yasushi Goto
,
Kenchi Ito
,
Toshiyasu Meguro
,
Fumihiro Matsukura
,
Hiromasa Takahashi
,
Hideyuki Matsuoka
,
Hideo Ohno
2Mb Spin-Transfer Torque RAM (SPRAM) with Bit-by-Bit Bidirectional Current Write and Parallelizing-Direction Current Read.
ISSCC
(2007)