Login / Signup
Yitao Ma
ORCID
Publication Activity (10 Years)
Years Active: 2011-2023
Publications (10 Years): 13
Top Topics
Cmos Technology
Write Operations
Adaptive Quantization
Xilinx Virtex
Top Venues
IEEE Trans. Ind. Informatics
IEEE Trans. Very Large Scale Integr. Syst.
IEEE Access
IEEE J. Solid State Circuits
</>
Publications
</>
Tao Li
,
Yitao Ma
,
Ko Yoshikawa
,
Tetsuo Endoh
Corrections to "Hybrid Signed Convolution Module With Unsigned Divide-and-Conquer Multiplier for Energy-Efficient STT-MRAM-Based AI Accelerator".
IEEE Trans. Very Large Scale Integr. Syst.
31 (6) (2023)
Tao Li
,
Yitao Ma
,
Tetsuo Endoh
Neuromorphic processor-oriented hybrid Q-format multiplication with adaptive quantization for tiny YOLO3.
Neural Comput. Appl.
35 (15) (2023)
Tao Li
,
Yitao Ma
,
Ko Yoshikawa
,
Tetsuo Endoh
Hybrid Signed Convolution Module With Unsigned Divide-and-Conquer Multiplier for Energy-Efficient STT-MRAM-Based AI Accelerator.
IEEE Trans. Very Large Scale Integr. Syst.
31 (7) (2023)
Tao Li
,
Yitao Ma
,
Tetsuo Endoh
From Algorithm to Module: Adaptive and Energy-Efficient Quantization Method for Edge Artificial Intelligence in IoT Society.
IEEE Trans. Ind. Informatics
19 (8) (2023)
Tao Li
,
Yitao Ma
,
Ko Yoshikawa
,
Osamu Nomura
,
Tetsuo Endoh
Energy-Efficient Convolution Module With Flexible Bit-Adjustment Method and ADC Multiplier Architecture for Industrial IoT.
IEEE Trans. Ind. Informatics
18 (5) (2022)
Masanori Natsui
,
Akira Tamakoshi
,
Hiroaki Honjo
,
Toshinari Watanabe
,
Takashi Nasuno
,
Chaoliang Zhang
,
Takaho Tanigawa
,
Hirofumi Inoue
,
Masaaki Niwa
,
Toru Yoshiduka
,
Yasuo Noguchi
,
Mitsuo Yasuhira
,
Yitao Ma
,
Hui Shen
,
Shunsuke Fukami
,
Hideo Sato
,
Shoji Ikeda
,
Hideo Ohno
,
Tetsuo Endoh
,
Takahiro Hanyu
Dual-Port SOT-MRAM Achieving 90-MHz Read and 60-MHz Write Operations Under Field-Assistance-Free Condition.
IEEE J. Solid State Circuits
56 (4) (2021)
Tao Li
,
Yitao Ma
,
Tetsuo Endoh
A Systematic Study of Tiny YOLO3 Inference: Toward Compact Brainware Processor With Less Memory and Logic Gate.
IEEE Access
8 (2020)
Masanori Natsui
,
Akira Tamakoshi
,
Hiroaki Honjo
,
Toshinari Watanabe
,
Takashi Nasuno
,
Chaoliang Zhang
,
Takaho Tanigawa
,
Hirofumi Inoue
,
Masaaki Niwa
,
Toru Yoshiduka
,
Yasuo Noguchi
,
Mitsuo Yasuhira
,
Yitao Ma
,
Hui Shen
,
Shunsuke Fukami
,
Hideo Sato
,
Shoji Ikeda
,
Hideo Ohno
,
Tetsuo Endoh
,
Takahiro Hanyu
Dual-Port Field-Free SOT-MRAM Achieving 90-MHz Read and 60-MHz Write Operations under 55-nm CMOS Technology and 1.2-V Supply Voltage.
VLSI Circuits
(2020)
Tao Li
,
Yitao Ma
,
Hui Shen
,
Tetsuo Endoh
FPGA Implementation of Real-Time Pedestrian Detection Using Normalization-Based Validation of Adaptive Features Clustering.
IEEE Trans. Veh. Technol.
69 (9) (2020)
Tao Li
,
Yitao Ma
,
Tetsuo Endoh
Normalization-Based Validity Index of Adaptive K-Means Clustering for Multi-Solution Application.
IEEE Access
8 (2020)
Masanori Natsui
,
Daisuke Suzuki
,
Akira Tamakoshi
,
Toshinari Watanabe
,
Hiroaki Honjo
,
Hiroki Koike
,
Takashi Nasuno
,
Yitao Ma
,
Takaho Tanigawa
,
Yasuo Noguchi
,
Mitsuo Yasuhira
,
Hideo Sato
,
Shoji Ikeda
,
Hideo Ohno
,
Tetsuo Endoh
,
Takahiro Hanyu
An FPGA-Accelerated Fully Nonvolatile Microcontroller Unit for Sensor-Node Applications in 40nm CMOS/MTJ-Hybrid Technology Achieving 47.14μW Operation at 200MHz.
ISSCC
(2019)
Masanori Natsui
,
Daisuke Suzuki
,
Akira Tamakoshi
,
Toshinari Watanabe
,
Hiroaki Honjo
,
Hiroki Koike
,
Takashi Nasuno
,
Yitao Ma
,
Takaho Tanigawa
,
Yasuo Noguchi
,
Mitsuo Yasuhira
,
Hideo Sato
,
Shoji Ikeda
,
Hideo Ohno
,
Tetsuo Endoh
,
Takahiro Hanyu
A 47.14-µW 200-MHz MOS/MTJ-Hybrid Nonvolatile Microcontroller Unit Embedding STT-MRAM and FPGA for IoT Applications.
IEEE J. Solid State Circuits
54 (11) (2019)
Takahiro Hanyu
,
Tetsuo Endoh
,
Daisuke Suzuki
,
Hiroki Koike
,
Yitao Ma
,
Naoya Onizawa
,
Masanori Natsui
,
Shoji Ikeda
,
Hideo Ohno
Standby-Power-Free Integrated Circuits Using MTJ-Based VLSI Computing.
Proc. IEEE
104 (10) (2016)
Yitao Ma
,
Tadashi Shibata
,
Tetsuo Endoh
An MTJ-based nonvolatile associative memory architecture with intelligent power-saving scheme for high-speed low-power recognition applications.
ISCAS
(2013)
Yitao Ma
,
Tetsuo Endoh
,
Tadashi Shibata
A vertical-MOSFET-based digital core circuit for high-speed low-power vector matching.
ISOCC
(2011)