Login / Signup
Hiroo Masuda
Publication Activity (10 Years)
Years Active: 1985-2010
Publications (10 Years): 0
</>
Publications
</>
Takashi Sato
,
Toshiki Kanamoto
,
Saiko Kobayashi
,
Nobuhiko Goto
,
Takao Sato
,
Hitoshi Sugihara
,
Hiroo Masuda
A New LDMOS Transistor Macro-Modeling for Accurately Predicting Bias Dependence of Gate-Overlap Capacitance.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(9) (2010)
Toshiki Kanamoto
,
Takaaki Okumura
,
Katsuhiro Furukawa
,
Hiroshi Takafuji
,
Atsushi Kurokawa
,
Koutaro Hachiya
,
Tsuyoshi Sakata
,
Masakazu Tanaka
,
Hidenari Nakashima
,
Hiroo Masuda
,
Takashi Sato
,
Masanori Hashimoto
Impact of Self-Heating in Wire Interconnection on Timing.
IEICE Trans. Electron.
(3) (2010)
Tsuyoshi Sakata
,
Takaaki Okumura
,
Atsushi Kurokawa
,
Hidenari Nakashima
,
Hiroo Masuda
,
Takashi Sato
,
Masanori Hashimoto
,
Koutaro Hachiya
,
Katsuhiro Furukawa
,
Masakazu Tanaka
,
Hiroshi Takafuji
,
Toshiki Kanamoto
An Approach for Reducing Leakage Current Variation due to Manufacturing Variability.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(12) (2009)
Takaaki Okumura
,
Atsushi Kurokawa
,
Hiroo Masuda
,
Toshiki Kanamoto
,
Masanori Hashimoto
,
Hiroshi Takafuji
,
Hidenari Nakashima
,
Nobuto Ono
,
Tsuyoshi Sakata
,
Takashi Sato
Improvement in Computational Accuracy of Output Transition Time Variation Considering Threshold Voltage Variations.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(4) (2009)
Hiroo Masuda
,
Takeshi Kida
,
Shin-ichi Ohkawa
Comprehensive Matching Characterization of Analog CMOS Circuits.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(4) (2009)
Masakazu Aoki
,
Shin-ichi Ohkawa
,
Hiroo Masuda
Concise Modeling of Transistor Variations in an LSI Chip and Its Application to SRAM Cell Sensitivity Analysis.
IEICE Trans. Electron.
(4) (2008)
Shin-ichi Ohkawa
,
Hiroo Masuda
,
Yasuaki Inoue
A Novel Expression of Spatial Correlation by a Random Curved Surface Model and Its Application to LSI Design.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(4) (2008)
Atsushi Kurokawa
,
Hiroo Masuda
,
Junko Fujii
,
Toshinori Inoshita
,
Akira Kasebe
,
Zhangcai Huang
,
Yasuaki Inoue
Determination of Interconnect Structural Parameters for Best- and Worst-Case Delays.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(4) (2006)
Atsushi Kurokawa
,
Akira Kasebe
,
Toshiki Kanamoto
,
Yun Yang
,
Zhangcai Huang
,
Yasuaki Inoue
,
Hiroo Masuda
Formula-Based Method for Capacitance Extraction of Interconnects with Dummy Fills.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(4) (2006)
Atsushi Kurokawa
,
Toshiki Kanamoto
,
Akira Kasebe
,
Yasuaki Inoue
,
Hiroo Masuda
A Practical Approach for Efficiently Extracting Interconnect Capacitances with Floating Dummy Fills.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(11) (2005)
Atsushi Kurokawa
,
Masaharu Yamamoto
,
Nobuto Ono
,
Tetsuro Kage
,
Yasuaki Inoue
,
Hiroo Masuda
Capacitance and Yield Evaluations Using a 90-nm Process Technology Based on the Dense Power-Ground Interconnect Architecture.
ISQED
(2005)
Atsushi Kurokawa
,
Toshiki Kanamoto
,
Tetsuya Ibe
,
Akira Kasebe
,
Wei Fong Chang
,
Tetsuro Kage
,
Yasuaki Inoue
,
Hiroo Masuda
Efficient Dummy Filling Methods to Reduce Interconnect Capacitance and Number of Dummy Metal Fills.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(12) (2005)
Atsushi Kurokawa
,
Toshiki Kanamoto
,
Tetsuya Ibe
,
Akira Kasebe
,
Wei Fong Chang
,
Tetsuro Kage
,
Yasuaki Inoue
,
Hiroo Masuda
Dummy Filling Methods for Reducing Interconnect Capacitance and Number of Fills.
ISQED
(2005)
Hiroo Masuda
,
Shin-ichi Ohkawa
,
Atsushi Kurokawa
,
Masakazu Aoki
Challenge: variability characterization and modeling for 65- to 90-nm processes.
CICC
(2005)
Atsushi Kurokawa
,
Masanori Hashimoto
,
Akira Kasebe
,
Zhangcai Huang
,
Yun Yang
,
Yasuaki Inoue
,
Ryosuke Inagaki
,
Hiroo Masuda
Second-Order Polynomial Expressions for On-Chip Interconnect Capacitance.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(12) (2005)
Masakazu Aoki
,
Shin-ichi Ohkawa
,
Hiroo Masuda
Design Guidelines and Process Quality Improvement for Treatment of Device Variations in an Lsi Chip.
IEICE Trans. Electron.
(5) (2005)
Hiroo Masuda
,
Shin-ichi Ohkawa
,
Masakazu Aoki
Approach for physical design in sub-100 nm era.
ISCAS (6)
(2005)
Chieki Mizuta
,
Jiro Iwai
,
Ken Machida
,
Tetsuro Kage
,
Hiroo Masuda
Large-scale linear circuit simulation with an inversed inductance matrix.
ASP-DAC
(2004)
Atsushi Kurokawa
,
Nobuto Ono
,
Tetsuro Kage
,
Hiroo Masuda
DEPOGIT: dense power-ground interconnect architecture for physical design integrity.
ASP-DAC
(2004)
Atsushi Kurokawa
,
Toshiki Kanamoto
,
Akira Kasebe
,
Yasuaki Inoue
,
Hiroo Masuda
Efficient capacitance extraction method for interconnects with dummy fills.
CICC
(2004)
Atsushi Kurokawa
,
Takashi Sato
,
Hiroo Masuda
Approximate formulae approach for efficient inductance extraction.
ASP-DAC
(2003)
Takashi Sato
,
Hiroo Masuda
Design and Measurement of an Inductance-Oscillator for Analyzing Inductance Impact on On-Chip Interconnect Delay.
ISQED
(2003)
Atsushi Kurokawa
,
Takashi Sato
,
Hiroo Masuda
Approximation Formula Approach for the Efficient Extraction of On-Chip Mutual Inductances.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(12) (2003)
Yasuhiko Sasaki
,
Mitsumasa Sato
,
Masaru Kuramoto
,
Fujio Kikuchi
,
Tsutomu Kawashima
,
Hiroo Masuda
,
Kazuo Yano
Crosstalk delay analysis of a 0.13-μm node test chip and precise gate-level simulation technology.
IEEE J. Solid State Circuits
38 (5) (2003)
Atsushi Kurokawa
,
Kotaro Hachiya
,
Takashi Sato
,
Kazuya Tokumasu
,
Hiroo Masuda
Fast On-Chip Inductance Extraction of VLSI Including Angled Interconnects.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(4) (2003)
Hiroo Masuda
,
Katsumi Tsuneno
,
Hisako Sato
,
Kazutaka Mori
TCAD/DA for MPU and ASIC Development.
ASP-DAC
(1998)
Hiroo Masuda
,
Jun'ichi Mano
,
Ryuichi Ikematsu
,
Hitoshi Sugihara
,
Yukio Aoki
A submicrometer MOS transistor I-V model for circuit simulation.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst.
10 (2) (1991)
Hiroo Masuda
,
Yukio Aoki
,
Jun'ichi Mano
,
Osamu Yamashiro
MOSTSM: a physically based charge conservative MOSFET model.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst.
7 (12) (1988)
Yukio Aoki
,
Hiroo Masuda
,
Shozo Shimada
,
Shoji Sato
A New Design-Centering Methodology for VLSI Device Development.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst.
6 (3) (1987)
Masanori Ohgo
,
Yasuko Takano
,
Akemi Moniwa
,
Shuichi Yamamoto
,
Yoshio Sakai
,
Hiroo Masuda
,
Hideo Sunami
A Two-Dimensional Integrated Process Simulator: SPIRIT-I.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst.
6 (3) (1987)
Toru Toyabe
,
Hiroo Masuda
,
Yukio Aoki
,
Hiroko Shukuri
,
Takaaki Hagiwara
Three-Dimensional Device Simulator CADDETH with Highly Convergent Matrix Solution Algorithms.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst.
4 (4) (1985)