​
Login / Signup
Koichi Takeda
Publication Activity (10 Years)
Years Active: 1996-2012
Publications (10 Years): 0
Top Venues
VLSIC
</>
Publications
</>
Takashi Tokairin
,
Koichi Nose
,
Koichi Takeda
,
Koichiro Noguchi
,
Tadashi Maeda
,
Kazuyoshi Kawai
,
Masayuki Mizuno
A 280nW, 100kHz, 1-cycle start-up time, on-chip CMOS relaxation oscillator employing a feedforward period control scheme.
VLSIC
(2012)
Koichi Takeda
,
Toshio Saito
,
Shinobu Asayama
,
Yoshiharu Aimoto
,
Hiroyuki Kobatake
,
Shinya Ito
,
Toshifumi Takahashi
,
Masahiro Nomura
,
Kiyoshi Takeuchi
,
Yoshihiro Hayashi
Multi-Step Word-Line Control Technology in Hierarchical Cell Architecture for Scaled-Down High-Density SRAMs.
IEEE J. Solid State Circuits
46 (4) (2011)
Koichi Takeda
,
Hidetoshi Ikeda
,
Yasuhiko Hagihara
,
Masahiro Nomura
,
Hiroyuki Kobatake
Redefinition of Write Margin for Next-Generation SRAM and Write-Margin Monitoring Circuit.
ISSCC
(2006)
Masahiro Nomura
,
Taku Ohsawa
,
Koichi Takeda
,
Yoetsu Nakazawa
,
Yoshinori Hirota
,
Yasuhiko Hagihara
,
Naoki Nishi
An Automatic Bi-Directional Bus Repeater Control Scheme Using Dynamic Collaborative Driving Techniques.
IEICE Trans. Electron.
(3) (2006)
Masahiro Nomura
,
Yoshifumi Ikenaga
,
Koichi Takeda
,
Yoetsu Nakazawa
,
Yoshiharu Aimoto
,
Yasuhiko Hagihara
Delay and power monitoring schemes for minimizing power consumption by means of supply and threshold voltage control in active and standby modes.
IEEE J. Solid State Circuits
41 (4) (2006)
Koichi Takeda
,
Yasuhiko Hagihara
,
Yoshiharu Aimoto
,
Masahiro Nomura
,
Yoetsu Nakazawa
,
Toshio Ishii
,
Hiroyuki Kobatake
A read-static-noise-margin-free SRAM cell for low-VDD and high-speed applications.
IEEE J. Solid State Circuits
41 (1) (2006)
Kenji Noda
,
Koichi Takeda
,
Koujirou Matsui
,
Shinya Ito
,
Sadaaki Masuoka
,
Hideaki Kawamoto
,
Nobuyuki Ikezawa
,
Yoshiharu Aimoto
,
Noritsugu Nakamura
,
Takahiro Iwasaki
,
Hideo Toyoshima
,
Tadahiko Horiuchi
An ultrahigh-density high-speed loadless four-transistor SRAM macro with twisted bitline architecture and triple-well shield.
IEEE J. Solid State Circuits
36 (3) (2001)
Koichi Takeda
,
Yoshiharu Aimoto
,
Noritsugu Nakamura
,
Hideo Toyoshima
,
Takahiro Iwasaki
,
Kenji Noda
,
Koujirou Matsui
,
Shinya Itoh
,
Sadaaki Masuoka
,
Tadahiko Horiuchi
,
Atsushi Nakagawa
,
Kenju Shimogawa
,
Hiroyuki Takahashi
A 16-Mb 400-MHz loadless CMOS four-transistor SRAM macro.
IEEE J. Solid State Circuits
35 (11) (2000)
Kenji Noda
,
Koujirou Matsui
,
Shinya Ito
,
Sadaaki Masuoka
,
Hiroyuki Kawamoto
,
Nobuyuki Ikezawa
,
Koichi Takeda
,
Yoshiharu Aimoto
,
Naoto Nakamura
,
Hideo Toyoshima
,
Takahiro Iwasaki
,
Tadahiko Horiuchi
An ultra-high-density high-speed loadless four-transistor SRAM macro with a dual-layered twisted bit-line and a triple-well shield.
CICC
(2000)
Kazuyuki Nakamura
,
Koichi Takeda
,
Hideo Toyoshima
,
Kenji Noda
,
Hiroaki Ohkubo
,
Tetsuya Uchida
,
Toshiyuki Shimizu
,
Toshiro Itani
,
Ken Tokashiki
,
Koji Kishimoto
A 500-MHz 4-Mb CMOS pipeline-burst cache SRAM with point-to-point noise reduction coding I/O.
IEEE J. Solid State Circuits
32 (11) (1997)
Hideo Toyoshima
,
Shigeru Kuhara
,
Koichi Takeda
,
Kazuyuki Nakamura
,
Hiloshi Okamura
,
Masahide Takada
,
Hisamitsu Suzuki
,
Hiroshi Yoshida
,
Tohru Yamazaki
A 6-ns, 1.5-V, 4-Mb BiCMOS SRAM.
IEEE J. Solid State Circuits
31 (11) (1996)