Login / Signup
Soner Yaldiz
ORCID
Publication Activity (10 Years)
Years Active: 2005-2023
Publications (10 Years): 11
Top Topics
Autonomic Computing
Cf Loadingtexthtml
Circuit Design
Analog Circuits
Top Venues
ISPD
DATE
ICCAD
CoRR
</>
Publications
</>
Ramprasath Srinivasa Gopalakrishnan
,
Meghna Madhusudan
,
Arvind K. Sharma
,
Jitesh Poojary
,
Soner Yaldiz
,
Ramesh Harjani
,
Steven M. Burns
,
Sachin S. Sapatnekar
A Generalized Methodology for Well Island Generation and Well-tap Insertion in Analog/Mixed-signal Layouts.
ACM Trans. Design Autom. Electr. Syst.
28 (5) (2023)
Soner Yaldiz
Analog Layout Automation On Advanced Process Technologies.
ISPD
(2023)
Tonmoy Dhar
,
Ramprasath S
,
Jitesh Poojary
,
Soner Yaldiz
,
Steven M. Burns
,
Ramesh Harjani
,
Sachin S. Sapatnekar
A Charge Flow Formulation for Guiding Analog/Mixed-Signal Placement.
DATE
(2022)
Ramprasath S
,
Meghna Madhusudan
,
Arvind K. Sharma
,
Jitesh Poojary
,
Soner Yaldiz
,
Ramesh Harjani
,
Steven M. Burns
,
Sachin S. Sapatnekar
Analog/Mixed-Signal Layout Optimization using Optimal Well Taps.
ISPD
(2022)
Tonmoy Dhar
,
Kishor Kunal
,
Yaguang Li
,
Meghna Madhusudan
,
Jitesh Poojary
,
Arvind K. Sharma
,
Wenbin Xu
,
Steven M. Burns
,
Ramesh Harjani
,
Jiang Hu
,
Desmond A. Kirkpatrick
,
Parijat Mukherjee
,
Soner Yaldiz
,
Sachin S. Sapatnekar
ALIGN: A System for Automating Analog Layout.
IEEE Des. Test
38 (2) (2021)
Arvind K. Sharma
,
Meghna Madhusudan
,
Steven M. Burns
,
Soner Yaldiz
,
Parijat Mukherjee
,
Ramesh Harjani
,
Sachin S. Sapatnekar
Performance-Aware Common-Centroid Placement and Routing of Transistor Arrays in Analog Circuits.
ICCAD
(2021)
Tonmoy Dhar
,
Kishor Kunal
,
Yaguang Li
,
Yishuang Lin
,
Meghna Madhusudan
,
Jitesh Poojary
,
Arvind K. Sharma
,
Steven M. Burns
,
Ramesh Harjani
,
Jiang Hu
,
Parijat Mukherjee
,
Soner Yaldiz
,
Sachin S. Sapatnekar
Machine Learning Techniques in Analog Layout Automation.
ISPD
(2021)
Arvind K. Sharma
,
Meghna Madhusudan
,
Steven M. Burns
,
Parijat Mukherjee
,
Soner Yaldiz
,
Ramesh Harjani
,
Sachin S. Sapatnekar
Common-Centroid Layouts for Analog Circuits: Advantages and Limitations.
DATE
(2021)
Tonmoy Dhar
,
Kishor Kunal
,
Yaguang Li
,
Yishuang Lin
,
Meghna Madhusudan
,
Jitesh Poojary
,
Arvind K. Sharma
,
Steven M. Burns
,
Ramesh Harjani
,
Jiang Hu
,
Parijat Mukherjee
,
Soner Yaldiz
,
Sachin S. Sapatnekar
The ALIGN Open-Source Analog Layout Generator: v1.0 and Beyond (Invited talk).
ICCAD
(2020)
Tonmoy Dhar
,
Kishor Kunal
,
Yaguang Li
,
Meghna Madhusudan
,
Jitesh Poojary
,
Arvind K. Sharma
,
Wenbin Xu
,
Steven M. Burns
,
Ramesh Harjani
,
Jiang Hu
,
Desmond A. Kirkpatrick
,
Parijat Mukherjee
,
Sachin S. Sapatnekar
,
Soner Yaldiz
ALIGN: A System for Automating Analog Layout.
CoRR
(2020)
Amr Lotfy
,
Syed Feruz Syed Farooq
,
Qi S. Wang
,
Soner Yaldiz
,
Praveen Mosalikanti
,
Nasser A. Kurd
A system-verilog behavioral model for PLLs for pre-silicon validation and top-down design methodology.
CICC
(2015)
Shupeng Sun
,
Fa Wang
,
Soner Yaldiz
,
Xin Li
,
Lawrence T. Pileggi
,
Arun Natarajan
,
Mark A. Ferriss
,
Jean-Olivier Plouchart
,
Bodhisatwa Sadhu
,
Benjamin D. Parker
,
Alberto Valdes-Garcia
,
Mihai A. T. Sanduleanu
,
José A. Tierno
,
Daniel J. Friedman
Indirect Performance Sensing for On-Chip Self-Healing of Analog and RF Circuits.
IEEE Trans. Circuits Syst. I Regul. Pap.
(8) (2014)
Mark A. Ferriss
,
Jean-Olivier Plouchart
,
Arun Natarajan
,
Alexander V. Rylyakov
,
Benjamin D. Parker
,
José A. Tierno
,
Aydin Babakhani
,
Soner Yaldiz
,
Alberto Valdes-Garcia
,
Bodhisatwa Sadhu
,
Daniel J. Friedman
An Integral Path Self-Calibration Scheme for a Dual-Loop PLL.
IEEE J. Solid State Circuits
48 (4) (2013)
Bodhisatwa Sadhu
,
Mark A. Ferriss
,
Arun S. Natarajan
,
Soner Yaldiz
,
Jean-Olivier Plouchart
,
Alexander V. Rylyakov
,
Alberto Valdes-Garcia
,
Benjamin D. Parker
,
Aydin Babakhani
,
Scott K. Reynolds
,
Xin Li
,
Lawrence T. Pillage
,
Ramesh Harjani
,
José A. Tierno
,
Daniel J. Friedman
Correction to "A Linearized, Low Phase Noise VCO Based 25 GHz PLL With Autonomic Biasing".
IEEE J. Solid State Circuits
48 (6) (2013)
Jean-Olivier Plouchart
,
Mark A. Ferriss
,
A. S. Natarajan
,
Alberto Valdes-Garcia
,
Bodhisatwa Sadhu
,
Alexander V. Rylyakov
,
Benjamin D. Parker
,
Michael P. Beakes
,
Aydin Babakhani
,
Soner Yaldiz
,
Larry T. Pileggi
,
Ramesh Harjani
,
Scott K. Reynolds
,
José A. Tierno
,
Daniel J. Friedman
A 23.5 GHz PLL With an Adaptively Biased VCO in 32 nm SOI-CMOS.
IEEE Trans. Circuits Syst. I Regul. Pap.
(8) (2013)
Shupeng Sun
,
Fa Wang
,
Soner Yaldiz
,
Xin Li
,
Lawrence T. Pileggi
,
A. S. Natarajan
,
Mark A. Ferriss
,
Jean-Olivier Plouchart
,
Bodhisatwa Sadhu
,
Benjamin D. Parker
,
Alberto Valdes-Garcia
,
Mihai A. T. Sanduleanu
,
José A. Tierno
,
Daniel J. Friedman
Indirect performance sensing for on-chip analog self-healing via Bayesian model fusion.
CICC
(2013)
Matthias Althoff
,
Akshay Rajhans
,
Bruce H. Krogh
,
Soner Yaldiz
,
Xin Li
,
Larry T. Pileggi
Formal verification of phase-locked loops using reachability analysis and continuization.
Commun. ACM
56 (10) (2013)
Bodhisatwa Sadhu
,
Mark A. Ferriss
,
Arun Natarajan
,
Soner Yaldiz
,
Jean-Olivier Plouchart
,
Alexander V. Rylyakov
,
Alberto Valdes-Garcia
,
Benjamin D. Parker
,
Aydin Babakhani
,
Scott K. Reynolds
,
Xin Li
,
Lawrence T. Pileggi
,
Ramesh Harjani
,
José A. Tierno
,
Daniel J. Friedman
A linearized, low-phase-noise VCO-based 25-GHz PLL with autonomic biasing.
IEEE J. Solid State Circuits
48 (5) (2013)
Jean-Olivier Plouchart
,
Mark A. Ferriss
,
Arun Natarajan
,
Alberto Valdes-Garcia
,
Bodhisatwa Sadhu
,
Alexander V. Rylyakov
,
Benjamin D. Parker
,
Michael P. Beakes
,
Aydin Babakhani
,
Soner Yaldiz
,
Lawrence T. Pileggi
,
Ramesh Harjani
,
Scott K. Reynolds
,
José A. Tierno
,
Daniel J. Friedman
A 23.5GHz PLL with an adaptively biased VCO in 32nm SOI-CMOS.
CICC
(2012)
Mark A. Ferriss
,
Jean-Olivier Plouchart
,
Arun Natarajan
,
Alexander V. Rylyakov
,
Benjamin D. Parker
,
Aydin Babakhani
,
Soner Yaldiz
,
Bodhisatwa Sadhu
,
Alberto Valdes-Garcia
,
José A. Tierno
,
Daniel J. Friedman
An integral path self-calibration scheme for a 20.1-26.7GHz dual-loop PLL in 32nm SOI CMOS.
VLSIC
(2012)
Matthias Althoff
,
Soner Yaldiz
,
Akshay Rajhans
,
Xin Li
,
Bruce H. Krogh
,
Larry T. Pileggi
Formal verification of phase-locked loops using reachability analysis and continuization.
ICCAD
(2011)
Soner Yaldiz
,
Vehbi Calayir
,
Xin Li
,
Lawrence T. Pileggi
,
Arun Natarajan
,
Mark A. Ferriss
,
José A. Tierno
Indirect phase noise sensing for self-healing voltage controlled oscillators.
CICC
(2011)
Jian Wang
,
Soner Yaldiz
,
Xin Li
,
Lawrence T. Pileggi
SRAM parametric failure analysis.
DAC
(2009)
Soner Yaldiz
,
Umut Arslan
,
Xin Li
,
Larry T. Pileggi
Efficient statistical analysis of read timing failures in SRAM circuits.
ISQED
(2009)
Soner Yaldiz
,
Alper Demir
,
Serdar Tasiran
Stochastic Modeling and Optimization for Energy Management in Multicore Systems: A Video Decoding Case Study.
IEEE Trans. Comput. Aided Des. Integr. Circuits Syst.
27 (7) (2008)
Soner Yaldiz
,
Alper Demir
,
Serdar Tasiran
,
Paolo Ienne
,
Yusuf Leblebici
Characterizing and Exploiting Task-Load Variability and Correlation for Energy Management in multi-core systems.
ESTIMedia
(2005)