Login / Signup
U. Fat Chio
ORCID
Publication Activity (10 Years)
Years Active: 2004-2020
Publications (10 Years): 7
Top Topics
Cmos Technology
Synthetic Aperture Radar
Bit Vectors
Frequency Modulation
Top Venues
A-SSCC
IEEE Trans. Circuits Syst. II Express Briefs
ESSCIRC
IEEE Trans. Very Large Scale Integr. Syst.
</>
Publications
</>
Chua-Chin Wang
,
Zong-You Hou
,
Yu-Lin Deng
,
U. Fat Chio
,
Wei Wang
2-GHz 2×VDD 28-nm CMOS Digital Output Buffer with Slew Rate Auto-Adjustment Against Process and Voltage Variations.
J. Circuits Syst. Comput.
29 (6) (2020)
Wen-Liang Zeng
,
Edoardo Bonizzoni
,
Chi-Wa U
,
Chi-Seng Lam
,
Sai-Weng Sin
,
U. Fat Chio
,
Franco Maloberti
,
Rui Paulo Martins
A SAR-ADC-Assisted DC-DC Buck Converter With Fast Transient Recovery.
IEEE Trans. Circuits Syst. II Express Briefs
(9) (2020)
Ji-Xuan Li
,
Sai-Weng Sin
,
U. Fat Chio
,
Ya-Jie Wu
,
Chi-Seng Lam
,
Rui Paulo Martins
Digital Battery Management Unit With Built-In Resistance Compensation, Modulated Frequency Detection and Multi-Mode Protection for Fast, Efficient and Safe Charging.
IEEE Trans. Circuits Syst.
(11) (2020)
Tzung-Je Lee
,
Tsung-Yi Tsai
,
Wei Lin
,
U. Fat Chio
,
Chua-Chin Wang
A Slew Rate Variation Compensated 2× VDD I/O Buffer Using Deterministic P/N-PVT Variation Detection Method.
IEEE Trans. Circuits Syst. II Express Briefs
(1) (2019)
U. Fat Chio
,
Kuo-Chih Wen
,
Sai-Weng Sin
,
Chi-Seng Lam
,
Yan Lu
,
Franco Maloberti
,
Rui Paulo Martins
An Integrated DC-DC Converter with Segmented Frequency Modulation and Multiphase Co-Work Control for Fast Transient Recovery.
A-SSCC
(2018)
U. Fat Chio
,
Sai-Weng Sin
,
Seng-Pan U
,
Franco Maloberti
,
Rui Paulo Martins
A 5-bit 2 GS/s binary-search ADC with charge-steering comparators.
A-SSCC
(2017)
Dante Gabriel Muratore
,
Alper Akdikmen
,
Edoardo Bonizzoni
,
Franco Maloberti
,
U. Fat Chio
,
Sai-Weng Sin
,
Rui Paulo Martins
An 8-bit 0.7-GS/s single channel flash-SAR ADC in 65-nm CMOS technology.
ESSCIRC
(2016)
Yan Zhu
,
Chi-Hang Chan
,
U. Fat Chio
,
Sai-Weng Sin
,
Seng-Pan U
,
Rui Paulo Martins
,
Franco Maloberti
Split-SAR ADCs: Improved Linearity With Power and Speed Optimization.
IEEE Trans. Very Large Scale Integr. Syst.
22 (2) (2014)
Wen-Lan Wu
,
Yan Zhu
,
Li Ding
,
Chi-Hang Chan
,
U. Fat Chio
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
A 0.6V 8b 100MS/s SAR ADC with minimized DAC capacitance and switching energy in 65nm CMOS.
ISCAS
(2013)
He Gong Wei
,
Chi-Hang Chan
,
U. Fat Chio
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
,
Franco Maloberti
An 8-b 400-MS/s 2-b-Per-Cycle SAR ADC With Resistive DAC.
IEEE J. Solid State Circuits
47 (11) (2012)
U. Fat Chio
,
Chi-Hang Chan
,
Hou-Lon Choi
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
A 7-bit 300-MS/s subranging ADC with embedded threshold & gain-loss calibration.
ESSCIRC
(2011)
Si-Seng Wong
,
U. Fat Chio
,
Chi-Hang Chan
,
Hou-Lon Choi
,
Sai-Weng Sin
,
Seng-Pan U
,
Rui Paulo Martins
A 4.8-bit ENOB 5-bit 500MS/s binary-search ADC with minimized number of comparators.
A-SSCC
(2011)
Chi-Hang Chan
,
Yan Zhu
,
U. Fat Chio
,
Sai-Weng Sin
,
Seng-Pan U
,
Rui Paulo Martins
A reconfigurable low-noise dynamic comparator with offset calibration in 90nm CMOS.
A-SSCC
(2011)
Sai-Weng Sin
,
Li Ding
,
Yan Zhu
,
He Gong Wei
,
Chi-Hang Chan
,
U. Fat Chio
,
Seng-Pan U
,
Rui Paulo Martins
,
Franco Maloberti
An 11b 60MS/s 2.1mW two-step time-interleaved SAR-ADC with reused S&H.
ESSCIRC
(2010)
Yan Zhu
,
Chi-Hang Chan
,
U. Fat Chio
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
,
Franco Maloberti
A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS.
IEEE J. Solid State Circuits
45 (6) (2010)
Yan Zhu
,
Chi-Hang Chan
,
U. Fat Chio
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
A voltage feedback charge compensation technique for split DAC architecture in SAR ADCs.
ISCAS
(2010)
Yan Zhu
,
U. Fat Chio
,
He Gong Wei
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
Linearity Analysis on a Series-Split Capacitor Array for High-Speed SAR ADCs.
VLSI Design
2010 (2010)
Guohe Yin
,
U. Fat Chio
,
He Gong Wei
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
,
Zhihua Wang
An ultra low power 9-bit 1-MS/s pipelined SAR ADC for bio-medical applications.
ICECS
(2010)
Chua-Chin Wang
,
Tzung-Je Lee
,
U. Fat Chio
,
Yu-Tzu Hsiao
,
Jia-Jin Chen
A 570-kbps ASK demodulator without external capacitors for low-frequency wireless bio-implants.
Microelectron. J.
39 (1) (2008)
He Gong Wei
,
U. Fat Chio
,
Yan Zhu
,
Sai-Weng Sin
,
Seng-Pan U
,
Rui Paulo da Silva Martins
A process- and temperature- insensitive current-controlled delay generator for sampled-data systems.
APCCAS
(2008)
Yan Zhu
,
U. Fat Chio
,
He Gong Wei
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
A power-efficient capacitor structure for high-speed charge recycling SAR ADCs.
ICECS
(2008)
He Gong Wei
,
U. Fat Chio
,
Sai-Weng Sin
,
Seng-Pan U.
,
Rui Paulo Martins
A power scalable 6-bit 1.2GS/s flash ADC with power on/off Track-and-Hold and preamplifier.
ISCAS
(2008)
U. Fat Chio
,
He Gong Wei
,
Yan Zhu
,
Sai-Weng Sin
,
Seng-Pan U
,
Rui Paulo da Silva Martins
A self-timing switch-driving register by precharge-evaluate logic for high-speed SAR ADCs.
APCCAS
(2008)
Chua-Chin Wang
,
Chi-Chun Huang
,
Tzung-Je Lee
,
U. Fat Chio
A Linear LDO Regulator with Modified NMCF Frequency Compensation Independent of Off-chip Capacitor and ESR.
APCCAS
(2006)
Chua-Chin Wang
,
Tzung-Je Lee
,
Yu-Tzu Hsiao
,
U. Fat Chio
,
Chi-Chun Huang
,
J.-J. J. Chin
,
Ya-Hsin Hsueh
A multiparameter implantable microstimulator SOC.
IEEE Trans. Very Large Scale Integr. Syst.
13 (12) (2005)
Chua-Chin Wang
,
Ya-Hsin Hsueh
,
U. Fat Chio
,
Yu-Tzu Hsiao
A C-less ASK demodulator for implantable neural interfacing chips.
ISCAS (4)
(2004)