Login / Signup
Saleh Karman
ORCID
Publication Activity (10 Years)
Years Active: 2019-2022
Publications (10 Years): 7
Top Topics
Figure Of Merit
Delta Sigma
Noise Shaping
Digital Holography
Top Venues
ISSCC
IEEE Trans. Circuits Syst. I Regul. Pap.
IEEE J. Solid State Circuits
</>
Publications
</>
Simone Mattia Dartizio
,
Francesco Tesolin
,
Mario Mercandelli
,
Alessio Santiccioli
,
Abanob Shehata
,
Saleh Karman
,
Luca Bertulessi
,
Francesco Buccoleri
,
Luca Avallone
,
Angelo Parisi
,
Andrea L. Lacaita
,
Michael Peter Kennedy
,
Carlo Samori
,
Salvatore Levantino
A 12.9-to-15.1-GHz Digital PLL Based on a Bang-Bang Phase Detector With Adaptively Optimized Noise Shaping.
IEEE J. Solid State Circuits
57 (6) (2022)
Mario Mercandelli
,
Alessio Santiccioli
,
Simone Mattia Dartizio
,
Abanob Shehata
,
Francesco Tesolin
,
Saleh Karman
,
Luca Bertulessi
,
Francesco Buccoleri
,
Luca Avallone
,
Angelo Parisi
,
Andrea Leonardo Lacaita
,
Michael Peter Kennedy
,
Carlo Samori
,
Salvatore Levantino
A 12.9-to-15.1GHz Digital PLL Based on a Bang-Bang Phase Detector with Adaptively Optimized Noise Shaping Achieving 107.6fs Integrated Jitter.
ISSCC
(2021)
Saleh Karman
,
Francesco Tesolin
,
Salvatore Levantino
,
Carlo Samori
A Novel Topology of Coupled Phase-Locked Loops.
IEEE Trans. Circuits Syst. I Regul. Pap.
68 (3) (2021)
Alessio Santiccioli
,
Mario Mercandelli
,
Simone Mattia Dartizio
,
Francesco Tesolin
,
Saleh Karman
,
Abanob Shehata
,
Luca Bertulessi
,
Francesco Buccoleri
,
Luca Avallone
,
Angelo Parisi
,
Dmytro Cherniak
,
Andrea L. Lacaita
,
Michael Peter Kennedy
,
Carlo Samori
,
Salvatore Levantino
32.8 A 98.4fs-Jitter 12.9-to-15.1GHz PLL-Based LO Phase-Shifting System with Digital Background Phase-Offset Correction for Integrated Phased Arrays.
ISSCC
(2021)
Luca Avallone
,
Michael Peter Kennedy
,
Saleh Karman
,
Carlo Samori
,
Salvatore Levantino
Jitter Minimization in Digital PLLs with Mid-Rise TDCs.
IEEE Trans. Circuits Syst. I Regul. Pap.
(3) (2020)
Luigi Grimaldi
,
Luca Bertulessi
,
Saleh Karman
,
Dmytro Cherniak
,
Alessandro Garghetti
,
Carlo Samori
,
Andrea L. Lacaita
,
Salvatore Levantino
A 30GHz Digital Sub-Sampling Fractional-N PLL with 198fsrms Jitter in 65nm LP CMOS.
ISSCC
(2019)
Luca Bertulessi
,
Saleh Karman
,
Dmytro Cherniak
,
Alessandro Garghetti
,
Carlo Samori
,
Andrea L. Lacaita
,
Salvatore Levantino
A 30-GHz Digital Sub-Sampling Fractional- $N$ PLL With -238.6-dB Jitter-Power Figure of Merit in 65-nm LP CMOS.
IEEE J. Solid State Circuits
54 (12) (2019)