Login / Signup
Angelo Parisi
ORCID
Publication Activity (10 Years)
Years Active: 2020-2022
Publications (10 Years): 10
Top Topics
Haar Wavelets
Error Recovery
Delta Sigma
Noise Shaping
Top Venues
ISSCC
IEEE J. Solid State Circuits
ICECS
IEEE Trans. Circuits Syst. II Express Briefs
</>
Publications
</>
Lorenzo Scaletti
,
Gabriele Bè
,
Angelo Parisi
,
Luca Bertulessi
,
Luca Ricci
,
Mario Mercandelli
,
Salvatore Levantino
,
Carlo Samori
,
Andrea Bonfanti
A 10.2-ENOB, 150-MS/s Redundant SAR ADC With a Quasi-Monotonic Switching Algorithm for Time-Interleaved Converters.
NEWCAS
(2022)
Simone Mattia Dartizio
,
Francesco Tesolin
,
Mario Mercandelli
,
Alessio Santiccioli
,
Abanob Shehata
,
Saleh Karman
,
Luca Bertulessi
,
Francesco Buccoleri
,
Luca Avallone
,
Angelo Parisi
,
Andrea L. Lacaita
,
Michael Peter Kennedy
,
Carlo Samori
,
Salvatore Levantino
A 12.9-to-15.1-GHz Digital PLL Based on a Bang-Bang Phase Detector With Adaptively Optimized Noise Shaping.
IEEE J. Solid State Circuits
57 (6) (2022)
Mario Mercandelli
,
Alessio Santiccioli
,
Angelo Parisi
,
Luca Bertulessi
,
Dmytro Cherniak
,
Andrea L. Lacaita
,
Carlo Samori
,
Salvatore Levantino
A 12.5-GHz Fractional-N Type-I Sampling PLL Achieving 58-fs Integrated Jitter.
IEEE J. Solid State Circuits
57 (2) (2022)
Gabriele Bè
,
Angelo Parisi
,
Luca Bertulessi
,
Luca Ricci
,
Lorenzo Scaletti
,
Mario Mercandelli
,
Andrea L. Lacaita
,
Salvatore Levantino
,
Carlo Samori
,
Andrea Bonfanti
A 900-MS/s SAR-Based Time-Interleaved ADC With a Fully Programmable Interleaving Factor and On-Chip Scalable Background Calibrations.
IEEE Trans. Circuits Syst. II Express Briefs
69 (9) (2022)
Mario Mercandelli
,
Alessio Santiccioli
,
Simone Mattia Dartizio
,
Abanob Shehata
,
Francesco Tesolin
,
Saleh Karman
,
Luca Bertulessi
,
Francesco Buccoleri
,
Luca Avallone
,
Angelo Parisi
,
Andrea Leonardo Lacaita
,
Michael Peter Kennedy
,
Carlo Samori
,
Salvatore Levantino
A 12.9-to-15.1GHz Digital PLL Based on a Bang-Bang Phase Detector with Adaptively Optimized Noise Shaping Achieving 107.6fs Integrated Jitter.
ISSCC
(2021)
Angelo Parisi
,
Mario Mercandelli
,
Carlo Samori
,
Andrea L. Lacaita
A PLL-Based Digital Technique for Orthogonal Correction of ADC Non-Linearity.
ICECS
(2021)
Alessio Santiccioli
,
Mario Mercandelli
,
Simone Mattia Dartizio
,
Francesco Tesolin
,
Saleh Karman
,
Abanob Shehata
,
Luca Bertulessi
,
Francesco Buccoleri
,
Luca Avallone
,
Angelo Parisi
,
Dmytro Cherniak
,
Andrea L. Lacaita
,
Michael Peter Kennedy
,
Carlo Samori
,
Salvatore Levantino
32.8 A 98.4fs-Jitter 12.9-to-15.1GHz PLL-Based LO Phase-Shifting System with Digital Background Phase-Offset Correction for Integrated Phased Arrays.
ISSCC
(2021)
Mario Mercandelli
,
Alessio Santiccioli
,
Angelo Parisi
,
Luca Bertulessi
,
Dmytro Cherniak
,
Andrea Leonardo Lacaita
,
Carlo Samori
,
Salvatore Levantino
17.5 A 12.5GHz Fractional-N Type-I Sampling PLL Achieving 58fs Integrated Jitter.
ISSCC
(2020)
Alessio Santiccioli
,
Mario Mercandelli
,
Luca Bertulessi
,
Angelo Parisi
,
Dmytro Cherniak
,
Andrea Leonardo Lacaita
,
Carlo Samori
,
Salvatore Levantino
17.2 A 66fsrmsJitter 12.8-to-15.2GHz Fractional-N Bang-Bang PLL with Digital Frequency-Error Recovery for Fast Locking.
ISSCC
(2020)
Alessio Santiccioli
,
Mario Mercandelli
,
Luca Bertulessi
,
Angelo Parisi
,
Dmytro Cherniak
,
Andrea L. Lacaita
,
Carlo Samori
,
Salvatore Levantino
A 66-fs-rms Jitter 12.8-to-15.2-GHz Fractional-N Bang-Bang PLL With Digital Frequency-Error Recovery for Fast Locking.
IEEE J. Solid State Circuits
55 (12) (2020)