Login / Signup
Seyeon Yoo
ORCID
Publication Activity (10 Years)
Years Active: 2016-2023
Publications (10 Years): 22
Top Topics
Maximally Stable
Ellipse Fitting
Clock Frequency
Power Consumption
Top Venues
ISSCC
IEEE J. Solid State Circuits
ASP-DAC
ESSCIRC
</>
Publications
</>
Yoonseo Cho
,
Jeonghyun Lee
,
Suneui Park
,
Seyeon Yoo
,
Jaehyouk Choi
A 122fsrms-Jitter and -60dBc-Reference-Spur 12.24GHz MDLL with a 102 - Multiplication Factor Using a Power-Gating Technique.
VLSI Technology and Circuits
(2023)
Suneui Park
,
Seyeon Yoo
,
Yuhwan Shin
,
Jeonghyun Lee
,
Jaehyouk Choi
A Sub-100 fs-Jitter 8.16-GHz Ring-Oscillator-Based Power-Gating Injection-Locked Clock Multiplier With the Multiplication Factor of 68.
IEEE J. Solid State Circuits
58 (1) (2023)
Suneui Park
,
Seojin Choi
,
Seyeon Yoo
,
Yoonseo Cho
,
Jaehyouk Choi
An Ultra-Low Jitter, Low-Power, 102-GHz PLL Using a Power-Gating Injection-Locked Frequency Multiplier-Based Phase Detector.
IEEE J. Solid State Circuits
57 (9) (2022)
Suneui Park
,
Seyeon Yoo
,
Yuhwan Shin
,
Jeonghyun Lee
,
Jaehyouk Choi
A 97fsrms-Jitter and 68-Multiplication Factor, 8.16GHz Ring-Oscillator Injection-Locked Clock Multiplier with Power-Gating Injection-Locking and Background Multi-Functional Digital Calibrator.
ISSCC
(2022)
Seyeon Yoo
,
Seojin Choi
,
Yongsun Lee
,
Taeho Seong
,
Younghyun Lim
,
Jaehyouk Choi
A Low-Jitter and Low-Reference-Spur Ring-VCO- Based Injection-Locked Clock Multiplier Using a Triple-Point Background Calibrator.
IEEE J. Solid State Circuits
56 (1) (2021)
Jooeun Bang
,
Seojin Choi
,
Seyeon Yoo
,
Jeonghyun Lee
,
Juyeop Kim
,
Jaehyouk Choi
A 0.0084-mV-FOM, Fast-Transient and Low-Power External-Clock-Less Digital LDO Using a Gear-Shifting Comparator for the Wide-Range Adaptive Sampling Frequency.
ESSCIRC
(2021)
Juyeop Kim
,
Yongwoo Jo
,
Younghyun Lim
,
Taeho Seong
,
Hangi Park
,
Seyeon Yoo
,
Yongsun Lee
,
Seojin Choi
,
Jaehyouk Choi
32.4 A 104fsrms-Jitter and -61dBc-Fractional Spur 15GHz Fractional-N Subsampling PLL Using a Voltage-Domain Quantization-Error Cancelation Technique.
ISSCC
(2021)
Seyeon Yoo
,
Suneui Park
,
Seojin Choi
,
Yoonseo Cho
,
Heein Yoon
,
Chanwoong Hwang
,
Jaehyouk Choi
An 82fsrms-Jitter and 22.5mW-Power, 102GHz W-Band PLL Using a Power-Gating Injection-Locked Frequency-Multiplier- Based Phase Detector in 65nm CMOS.
ISSCC
(2021)
Younghyun Lim
,
Juyeop Kim
,
Yongwoo Jo
,
Jooeun Bang
,
Seyeon Yoo
,
Hangi Park
,
Heein Yoon
,
Jaehyouk Choi
17.8 A 170MHz-Lock-In-Range and -253dB-FoMjitter 12-to-14.5GHz Subsampling PLL with a 150µW Frequency-Disturbance-Correcting Loop Using a Low-Power Unevenly Spaced Edge Generator.
ISSCC
(2020)
Taeho Seong
,
Yongsun Lee
,
Seyeon Yoo
,
Jaehyouk Choi
A 320-fs RMS Jitter and - 75-dBc Reference-Spur Ring-DCO-Based Digital PLL Using an Optimal-Threshold TDC.
IEEE J. Solid State Circuits
54 (9) (2019)
Seojin Choi
,
Seyeon Yoo
,
Yongsun Lee
,
Yongwoo Jo
,
Jeonghyun Lee
,
Younghyun Lim
,
Jaehyouk Choi
An Ultra-Low-Jitter 22.8-GHz Ring-LC-Hybrid Injection-Locked Clock Multiplier With a Multiplication Factor of 114.
IEEE J. Solid State Circuits
54 (4) (2019)
Seyeon Yoo
,
Seojin Choi
,
Yongsun Lee
,
Taeho Seong
,
Younghyun Lim
,
Jaehyouk Choi
A 140fsrms-Jitter and -72dBc-Reference-Spur Ring-VCO-Based Injection-Locked Clock Multiplier Using a Background Triple-Point Frequency/Phase/Slope Calibrator.
ISSCC
(2019)
Yongsun Lee
,
Taeho Seong
,
Seyeon Yoo
,
Jaehyouk Choi
A Low-Jitter and Low-Reference-Spur Ring-VCO-Based Switched-Loop Filter PLL Using a Fast Phase-Error Correction Technique.
IEEE J. Solid State Circuits
53 (4) (2018)
Taeho Seong
,
Yongsun Lee
,
Seyeon Yoo
,
Jaehyouk Choi
A -242dB FOM and -75dBc-reference-spur ring-DCO-based all-digital PLL using a fast phase-error correction technique and a low-power optimal-threshold TDC.
ISSCC
(2018)
Yongsun Lee
,
Taeho Seong
,
Seyeon Yoo
,
Jaehyouk Choi
A switched-loop-filter PLL with fast phase-error correction technique.
ASP-DAC
(2018)
Seyeon Yoo
,
Seojin Choi
,
Juyeop Kim
,
Heein Yoon
,
Yongsun Lee
,
Jaehyouk Choi
Injection-locked frequency multiplier with a continuous frequency-tracking loop for 5G transceivers.
ASP-DAC
(2018)
Younghyun Lim
,
Jeonghyun Lee
,
Yongsun Lee
,
Seyeon Yoo
,
Jaehyouk Choi
A 320µV-Output Ripple and 90ns-Settling Time at 0.5V Supply Digital-Analog-Hybrid LDO Using Multi-Level Gate-Voltage Generator and Fast-Decision PD Detector.
ESSCIRC
(2018)
Seyeon Yoo
,
Seojin Choi
,
Juyeop Kim
,
Heein Yoon
,
Yongsun Lee
,
Jaehyouk Choi
A Low-Integrated-Phase-Noise 27-30-GHz Injection-Locked Frequency Multiplier With an Ultra-Low-Power Frequency-Tracking Loop for mm-Wave-Band 5G Transceivers.
IEEE J. Solid State Circuits
53 (2) (2018)
Seojin Choi
,
Seyeon Yoo
,
Yongsun Lee
,
Yongwoo Jo
,
Jeonghyun Lee
,
Younghyun Lim
,
Jaehyouk Choi
153 FSRMS-Integrated-Jitter and 114-Multiplication Factor PVT-Robust 22.8 GHZ Ring-LC-Hybrid Injection-Locked Clock Multiplier.
VLSI Circuits
(2018)
Seyeon Yoo
,
Seojin Choi
,
Juyeop Kim
,
Heein Yoon
,
Yongsun Lee
,
Jaehyouk Choi
19.2 A PVT-robust -39dBc 1kHz-to-100MHz integrated-phase-noise 29GHz injection-locked frequency multiplier with a 600µW frequency-tracking loop using the averages of phase deviations for mm-band 5G transceivers.
ISSCC
(2017)
Seojin Choi
,
Seyeon Yoo
,
Jaehyouk Choi
10.7 A 185fsrms-integrated-jitter and -245dB FOM PVT-robust ring-VCO-based injection-locked clock multiplier with a continuous frequency-tracking loop using a replica-delay cell and a dual-edge phase detector.
ISSCC
(2016)
Seojin Choi
,
Seyeon Yoo
,
Younghyun Lim
,
Jaehyouk Choi
A PVT-Robust and Low-Jitter Ring-VCO-Based Injection-Locked Clock Multiplier With a Continuous Frequency-Tracking Loop Using a Replica-Delay Cell and a Dual-Edge Phase Detector.
IEEE J. Solid State Circuits
51 (8) (2016)