Login / Signup
Po-Hao Lee
Publication Activity (10 Years)
Years Active: 2018-2023
Publications (10 Years): 5
Top Topics
Memory Usage
Magnetic Field
Working Principle
Past Experience
Top Venues
ISSCC
VLSI Circuits
IEEE J. Solid State Circuits
</>
Publications
</>
Po-Hao Lee
,
Chia-Fu Lee
,
Yi-Chun Shih
,
Hon-Jarn Lin
,
Yen-An Chang
,
Cheng-Han Lu
,
Yu-Lin Chen
,
Chieh-Pu Lo
,
Chung-Chieh Chen
,
Cheng-Hsiung Kuo
,
Tan-Li Chou
,
Chia-Yu Wang
,
J. J. Wu
,
Roger Wang
,
Harry Chuang
,
Yih Wang
,
Yu-Der Chih
,
Tsung-Yung Jonathan Chang
A 16nm 32Mb Embedded STT-MRAM with a 6ns Read-Access Time, a 1M-Cycle Write Endurance, 20-Year Retention at 150°C and MTJ-OTP Solutions for Magnetic Immunity.
ISSCC
(2023)
Yu-Der Chih
,
Po-Hao Lee
,
Hidehiro Fujiwara
,
Yi-Chun Shih
,
Chia-Fu Lee
,
Rawan Naous
,
Yu-Lin Chen
,
Chieh-Pu Lo
,
Cheng-Han Lu
,
Haruki Mori
,
Wei-Cheng Zhao
,
Dar Sun
,
Mahmut E. Sinangil
,
Yen-Huei Chen
,
Tan-Li Chou
,
Kerem Akarvardar
,
Hung-Jen Liao
,
Yih Wang
,
Meng-Fan Chang
,
Tsung-Yung Jonathan Chang
All-Digital SRAM-Based Full-Precision Compute-In Memory Macro in 22nm for Machine-Learning Edge Applications.
ISSCC
(2021)
Yu-Der Chih
,
Yi-Chun Shih
,
Chia-Fu Lee
,
Yen-An Chang
,
Po-Hao Lee
,
Hon-Jarn Lin
,
Yu-Lin Chen
,
Chieh-Pu Lo
,
Meng-Chun Shih
,
Kuei-Hung Shen
,
Harry Chuang
,
Tsung-Yung Jonathan Chang
13.3 A 22nm 32Mb Embedded STT-MRAM with 10ns Read Speed, 1M Cycle Write Endurance, 10 Years Retention at 150°C and High Immunity to Magnetic Field Interference.
ISSCC
(2020)
Yi-Chun Shih
,
Chia-Fu Lee
,
Yen-An Chang
,
Po-Hao Lee
,
Hon-Jarn Lin
,
Yu-Lin Chen
,
Ku-Feng Lin
,
Ta-Ching Yeh
,
Hung-Chang Yu
,
Harry Chuang
,
Yu-Der Chih
,
Tsung-Yung Jonathan Chang
Logic Process Compatible 40-nm 16-Mb, Embedded Perpendicular-MRAM With Hybrid-Resistance Reference, Sub- $\mu$ A Sensing Resolution, and 17.5-nS Read Access Time.
IEEE J. Solid State Circuits
54 (4) (2019)
Yi-Chun Shih
,
Chia-Fu Lee
,
Yen-An Chang
,
Po-Hao Lee
,
Hon-Jarn Lin
,
Yu-Lin Chen
,
Ku-Feng Lin
,
Ta-Ching Yeh
,
Hung-Chang Yu
,
Harry Chuang
,
Yu-Der Chih
,
Tsung-Yung Jonathan Chang
Logic Process Compatible 40NM 16MB, Embedded Perpendicular-MRAM with Hybrid-Resistance Reference, Sub-μA Sensing Resolution, and 17.5NS Read Access Time.
VLSI Circuits
(2018)