Login / Signup
Chien-Chun Tsai
Publication Activity (10 Years)
Years Active: 2002-2022
Publications (10 Years): 7
Top Topics
Error Correcting
Logical Operations
Scientific Computing
Intel Xeon
Top Venues
VLSI Circuits
IEEE J. Solid State Circuits
A-SSCC
CICC
</>
Publications
</>
Shenggao Li
,
Mu-Shan Lin
,
Wei-Chih Chen
,
Chien-Chun Tsai
Interconnect in the Era of 3DIC.
CICC
(2022)
Shenggao Li
,
Chien-Chun Tsai
,
Eric Soenen
,
Frank J. C. Lee
,
Cheng-Hsiang Hsieh
Energy Efficient Design Through Design and Technology Co-Optimization Near the Finish Line of CMOS Scaling.
A-SSCC
(2021)
Mu-Shan Lin
,
Tze-Chiang Huang
,
Chien-Chun Tsai
,
King-Ho Tam
,
Kenny Cheng-Hsiang Hsieh
,
Ching-Fang Chen
,
Wen-Hung Huang
,
Chi-Wei Hu
,
Yu-Chi Chen
,
Sandeep Kumar Goel
,
Chin-Ming Fu
,
Stefan Rusu
,
Chao-Chieh Li
,
Sheng-Yao Yang
,
Mei Wong
,
Shu-Chun Yang
,
Frank Lee
A 7-nm 4-GHz Arm¹-Core-Based CoWoS¹ Chiplet Design for High-Performance Computing.
IEEE J. Solid State Circuits
55 (4) (2020)
Wei-Chih Chen
,
Chin-Hua Wen
,
Chin-Ming Fu
,
Tsung-Hsien Tsai
,
Yu-Chi Chen
,
Wen-Hung Huang
,
Chien-Chun Tsai
,
Alvin L.-S. Loke
,
C. H. Kenny
A 4-to-18GHz Active Poly Phase Filter Quadrature Clock Generator with Phase Error Correction in 5nm CMOS.
VLSI Circuits
(2020)
Mu-Shan Lin
,
Tze-Chiang Huang
,
Chien-Chun Tsai
,
King-Ho Tam
,
Kenny Cheng-Hsiang Hsieh
,
Tom Chen
,
Wen-Hung Huang
,
Jack Hu
,
Yu-Chi Chen
,
Sandeep Kumar Goel
,
Chin-Ming Fu
,
Stefan Rusu
,
Chao-Chieh Li
,
Sheng-Yao Yang
,
Mei Wong
,
Shu-Chun Yang
,
Frank Lee
Chiplet Design for High Performance Computing.
VLSI Circuits
(2019)
Wei-Chih Chen
,
Shu-Chun Yang
,
Yu-Nan Shih
,
Wen-Hung Huang
,
Chien-Chun Tsai
,
Kenny Cheng-Hsiang Hsieh
A 56Gb/s PAM-4 Receiver with Voltage Pre-Shift CTLE and 10-Tap DFE of Tap-1 Speculation in 7nm FinFET.
VLSI Circuits
(2019)
Mu-Shan Lin
,
Chien-Chun Tsai
,
Kenny Cheng-Hsiang Hsieh
,
Wen-Hung Huang
,
Yu-Chi Chen
,
Shu-Chun Yang
,
Chin-Ming Fu
,
Hao-Jie Zhan
,
Jinn-Yeh Chien
,
Shao-Yu Li
,
Y.-H. Chen
,
C.-C. Kuo
,
Shih-Peng Tai
,
Kazuyoshi Yamada
A 16nm 256-bit wide 89.6GByte/s total bandwidth in-package interconnect with 0.3V swing and 0.062pJ/bit power in InFO package.
Hot Chips Symposium
(2016)
Mu-Shan Lin
,
Chien-Chun Tsai
,
Chih-Hsien Chang
,
Wen-Hung Huang
,
Ying-Yu Hsu
,
Shu-Chun Yang
,
Chin-Ming Fu
,
Mao-Hsuan Chou
,
Tien-Chien Huang
,
Ching-Fang Chen
,
Tze-Chiang Huang
,
Saman Adham
,
Min-Jer Wang
,
William Wu Shen
,
Ashok Mehta
A 1 Tbit/s Bandwidth 1024 b PLL/DLL-Less eDRAM PHY Using 0.3 V 0.105 mW/Gbps Low-Swing IO for CoWoS Application.
IEEE J. Solid State Circuits
49 (4) (2014)
Wei-Chih Chen
,
Chien-Chun Tsai
,
Chih-Hsien Chang
,
Yung-Chow Peng
,
Fu-Lung Hsueh
,
Tsung-Hsin Yu
,
Jinn-Yeh Chien
,
Wen-Hung Huang
,
Chi-Chang Lu
,
Mu-Shan Lin
,
Chin-Ming Fu
,
Shu-Chun Yang
,
Chung-Wing Wong
,
Wan-Te Chen
,
Chin-Hua Wen
,
Li Yueh Wang
,
Chiang Pu
A 2.5-8Gb/s transceiver with 5-tap DFE and Second order CDR against 28-inch channel and 5000ppm SSC in 40nm CMOS technology.
CICC
(2010)
Chung-Hui Chen
,
Yean-Kuen Fang
,
Chien-Chun Tsai
,
Shen Tu
,
Mark K. L. Chen
,
Mi-Chang Chang
High voltage tolerant ESD design for analog applications in deep submicron CMOS technologies.
CICC
(2002)