Login / Signup
Tien-Chien Huang
Publication Activity (10 Years)
Years Active: 2014-2021
Publications (10 Years): 2
Top Topics
Nm Technology
Metal Oxide Semiconductor
Fault Diagnosis
Clock Gating
Top Venues
IEEE Trans. Circuits Syst. I Regul. Pap.
VLSI Circuits
IEEE J. Solid State Circuits
</>
Publications
</>
Chao-Chieh Li
,
Min-Shueh Yuan
,
Chia-Chun Liao
,
Chih-Hsien Chang
,
Yu-Tso Lin
,
Tsung-Hsien Tsai
,
Tien-Chien Huang
,
Hsien-Yuan Liao
,
Chung-Ting Lu
,
Hung-Yi Kuo
,
Augusto Ronchini Ximenes
,
Robert Bogdan Staszewski
A Compact Transformer-Based Fractional-N ADPLL in 10-nm FinFET CMOS.
IEEE Trans. Circuits Syst. I Regul. Pap.
68 (5) (2021)
Chao-Chieh Li
,
Tsung-Hsien Tsai
,
Min-Shueh Yuan
,
Chia-Chun Liao
,
Chih-Hsien Chang
,
Tien-Chien Huang
,
Hsien-Yuan Liao
,
Chung-Ting Lu
,
Hung-Yi Kuo
,
Kenny Hsieh
,
Mark Chen
,
Augusto Ronchini Ximenes
,
Robert Bogdan Staszewski
, 725fs RMS jitter, 1.8%/V frequency-pushing, 10.8-19.3GHz transformer-based fractional-N all-digital PLL in 10nm FinFET CMOS.
VLSI Circuits
(2016)
Mu-Shan Lin
,
Chien-Chun Tsai
,
Chih-Hsien Chang
,
Wen-Hung Huang
,
Ying-Yu Hsu
,
Shu-Chun Yang
,
Chin-Ming Fu
,
Mao-Hsuan Chou
,
Tien-Chien Huang
,
Ching-Fang Chen
,
Tze-Chiang Huang
,
Saman Adham
,
Min-Jer Wang
,
William Wu Shen
,
Ashok Mehta
A 1 Tbit/s Bandwidth 1024 b PLL/DLL-Less eDRAM PHY Using 0.3 V 0.105 mW/Gbps Low-Swing IO for CoWoS Application.
IEEE J. Solid State Circuits
49 (4) (2014)