​
Login / Signup
Geng-Cing Lin
Publication Activity (10 Years)
Years Active: 2011-2012
Publications (10 Years): 0
Top Topics
Metal Oxide Semiconductor
Design Considerations
Random Access Memory
Disk Drives
Top Venues
ISCAS
APCCAS
ISLPED
VLSI-DAT
</>
Publications
</>
Geng-Cing Lin
,
Shao-Cheng Wang
,
Yi-Wei Lin
,
Ming-Chien Tsai
,
Ching-Te Chuang
,
Shyh-Jye Jou
,
Nan-Chun Lien
,
Wei-Chiang Shih
,
Kuen-Di Lee
,
Jyun-Kai Chu
An all-digital bit transistor characterization scheme for CMOS 6T SRAM array.
ISCAS
(2012)
Hao-I Yang
,
Yi-Wei Lin
,
Mao-Chih Hsia
,
Geng-Cing Lin
,
Chi-Shin Chang
,
Yin-Nien Chen
,
Ching-Te Chuang
,
Wei Hwang
,
Shyh-Jye Jou
,
Nan-Chun Lien
,
Hung-Yu Li
,
Kuen-Di Lee
,
Wei-Chiang Shih
,
Ya-Ping Wu
,
Wen-Ta Lee
,
Chih-Chiang Hsu
High-performance 0.6V VMIN 55nm 1.0Mb 6T SRAM with adaptive BL bleeder.
ISCAS
(2012)
Shao-Cheng Wang
,
Geng-Cing Lin
,
Yi-Wei Lin
,
Ming-Chien Tsai
,
Yi-Wei Chiu
,
Shyh-Jye Jou
,
Ching-Te Chuang
,
Nan-Chun Lien
,
Wei-Chiang Shih
,
Kuen-Di Lee
,
Jyun-Kai Chu
Design and implementation of dynamic Word-Line pulse write margin monitor for SRAM.
APCCAS
(2012)
Yi-Wei Lin
,
Hao-I Yang
,
Geng-Cing Lin
,
Chi-Shin Chang
,
Ching-Te Chuang
,
Wei Hwang
,
Chia-Cheng Chen
,
Willis Shih
,
Huan-Shun Huang
A 55nm 0.55v 6T SRAM with variation-tolerant dual-tracking word-line under-drive and data-aware write-assist.
ISLPED
(2012)
Yi-Wei Lin
,
Ming-Chien Tsai
,
Hao-I Yang
,
Geng-Cing Lin
,
Shao-Cheng Wang
,
Ching-Te Chuang
,
Shyh-Jye Jou
,
Wei Hwang
,
Nan-Chun Lien
,
Kuen-Di Lee
,
Wei-Chiang Shih
An all-digital Read Stability and Write Margin characterization scheme for CMOS 6T SRAM array.
VLSI-DAT
(2012)
Hao-I Yang
,
Shih-Chi Yang
,
Mao-Chih Hsia
,
Yung-Wei Lin
,
Yi-Wei Lin
,
Chien-Hen Chen
,
Chi-Shin Chang
,
Geng-Cing Lin
,
Yin-Nien Chen
,
Ching-Te Chuang
,
Wei Hwang
,
Shyh-Jye Jou
,
Nan-Chun Lien
,
Hung-Yu Li
,
Kuen-Di Lee
,
Wei-Chiang Shih
,
Ya-Ping Wu
,
Wen-Ta Lee
,
Chih-Chiang Hsu
A high-performance low VMIN 55nm 512Kb disturb-free 8T SRAM with adaptive VVSS control.
SoCC
(2011)