Login / Signup
Ryota Sekimoto
Publication Activity (10 Years)
Years Active: 2010-2015
Publications (10 Years): 1
Top Topics
Power Reduction
Isar Imaging
Sar Images
Analog To Digital Converter
Top Venues
ASP-DAC
IEEE J. Solid State Circuits
ESSCIRC
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
</>
Publications
</>
Kentaro Yoshioka
,
Akira Shikata
,
Ryota Sekimoto
,
Tadahiro Kuroda
,
Hiroki Ishikuro
An 8 bit 0.3-0.8 V 0.2-40 MS/s 2-bit/Step SAR ADC With Successively Activated Threshold Configuring Comparators in 40 nm CMOS.
IEEE Trans. Very Large Scale Integr. Syst.
23 (2) (2015)
Kentaro Yoshioka
,
Akira Shikata
,
Ryota Sekimoto
,
Tadahiro Kuroda
,
Hiroki Ishikuro
An 8b extremely area efficient threshold configuring SAR ADC with source voltage shifting technique.
ASP-DAC
(2014)
Ryota Sekimoto
,
Akira Shikata
,
Kentaro Yoshioka
,
Tadahiro Kuroda
,
Hiroki Ishikuro
A 0.5-V 5.2-fJ/Conversion-Step Full Asynchronous SAR ADC With Leakage Power Reduction Down to 650 pW by Boosted Self-Power Gating in 40-nm CMOS.
IEEE J. Solid State Circuits
48 (11) (2013)
Ryota Sekimoto
,
Akira Shikata
,
Kentaro Yoshioka
,
Tadahiro Kuroda
,
Hiroki Ishikuro
An Adaptive DAC Settling Waiting Time Optimized Ultra Low Voltage Asynchronous SAR ADC in 40 nm CMOS.
IEICE Trans. Electron.
(6) (2013)
Kentaro Yoshioka
,
Akira Shikata
,
Ryota Sekimoto
,
Tadahiro Kuroda
,
Hiroki Ishikuro
A 0.35-0.8V 8b 0.5-35MS/s 2bit/step extremely-low power SAR ADC.
ASP-DAC
(2013)
Akira Shikata
,
Ryota Sekimoto
,
Kentaro Yoshioka
,
Tadahiro Kuroda
,
Hiroki Ishikuro
A 4-10 bit, 0.4-1 V Power Supply, Power Scalable Asynchronous SAR-ADC in 40 nm-CMOS with Wide Supply Voltage Range SAR Controller.
IEICE Trans. Fundam. Electron. Commun. Comput. Sci.
(2) (2013)
Akira Shikata
,
Ryota Sekimoto
,
Tadahiro Kuroda
,
Hiroki Ishikuro
A 0.5 V 1.1 MS/sec 6.3 fJ/Conversion-Step SAR-ADC With Tri-Level Comparator in 40 nm CMOS.
IEEE J. Solid State Circuits
47 (4) (2012)
Kentaro Yoshioka
,
Akira Shikata
,
Ryota Sekimoto
,
Tadahiro Kuroda
,
Hiroki Ishikuro
An 8bit 0.35-0.8V 0.5-30MS/s 2bit/step SAR ADC with wide range threshold configuring comparator.
ESSCIRC
(2012)
Ryota Sekimoto
,
Akira Shikata
,
Tadahiro Kuroda
,
Hiroki Ishikuro
A 40nm 50S/s-8MS/s ultra low voltage SAR ADC with timing optimized asynchronous clock generator.
ESSCIRC
(2011)
Akira Shikata
,
Ryota Sekimoto
,
Hiroki Ishikuro
A 0.5V 65nm-CMOS single phase clocked bootstrapped switch with rise time accelerator.
APCCAS
(2010)