Login / Signup
Robert Havreluk
Publication Activity (10 Years)
Years Active: 2004-2008
Publications (10 Years): 0
</>
Publications
</>
John Barth
,
William R. Reohr
,
Paul C. Parries
,
Gregory Fredeman
,
John Golz
,
Stanley Schuster
,
Richard E. Matick
,
Hillery C. Hunter
,
Charles Tanner
,
Joseph Harig
,
Hoki Kim
,
Babar A. Khan
,
John Griesemer
,
Robert Havreluk
,
Kenji Yanagisawa
,
Toshiaki Kirihata
,
Subramanian S. Iyer
A 500 MHz Random Cycle, 1.5 ns Latency, SOI Embedded DRAM Macro Featuring a Three-Transistor Micro Sense Amplifier.
IEEE J. Solid State Circuits
43 (1) (2008)
John Barth
,
William R. Reohr
,
Paul C. Parries
,
Gregory Fredeman
,
John Golz
,
Stanley Schuster
,
Richard E. Matick
,
Hillery C. Hunter
,
Charles Tanner
,
Joseph Harig
,
Hoki Kim
,
Babar A. Khan
,
John Griesemer
,
Robert Havreluk
,
Kenji Yanagisawa
,
Toshiaki Kirihata
,
Subramanian S. Iyer
A 500MHz Random Cycle 1.5ns-Latency, SOI Embedded DRAM Macro Featuring a 3T Micro Sense Amplifier.
ISSCC
(2007)
John K. DeBrosse
,
Dietmar Gogl
,
Alexander Bette
,
Heinz Hoenigschmid
,
Raphael Robertazzi
,
Christian Arndt
,
Daniel Braun
,
D. Casarotto
,
Robert Havreluk
,
Stefan Lammers
,
Werner Obermaier
,
William R. Reohr
,
Hans Viehmann
,
William J. Gallagher
,
Gerhard Müller
A high-speed 128-kb MRAM core for future universal memory applications.
IEEE J. Solid State Circuits
39 (4) (2004)