Login / Signup
John Griesemer
Publication Activity (10 Years)
Years Active: 2005-2008
Publications (10 Years): 0
</>
Publications
</>
John Barth
,
William R. Reohr
,
Paul C. Parries
,
Gregory Fredeman
,
John Golz
,
Stanley Schuster
,
Richard E. Matick
,
Hillery C. Hunter
,
Charles Tanner
,
Joseph Harig
,
Hoki Kim
,
Babar A. Khan
,
John Griesemer
,
Robert Havreluk
,
Kenji Yanagisawa
,
Toshiaki Kirihata
,
Subramanian S. Iyer
A 500 MHz Random Cycle, 1.5 ns Latency, SOI Embedded DRAM Macro Featuring a Three-Transistor Micro Sense Amplifier.
IEEE J. Solid State Circuits
43 (1) (2008)
John Barth
,
William R. Reohr
,
Paul C. Parries
,
Gregory Fredeman
,
John Golz
,
Stanley Schuster
,
Richard E. Matick
,
Hillery C. Hunter
,
Charles Tanner
,
Joseph Harig
,
Hoki Kim
,
Babar A. Khan
,
John Griesemer
,
Robert Havreluk
,
Kenji Yanagisawa
,
Toshiaki Kirihata
,
Subramanian S. Iyer
A 500MHz Random Cycle 1.5ns-Latency, SOI Embedded DRAM Macro Featuring a 3T Micro Sense Amplifier.
ISSCC
(2007)
Toshiaki Kirihata
,
Paul C. Parries
,
David R. Hanson
,
Hoki Kim
,
John Golz
,
Gregory Fredeman
,
Raj Rajeevakumar
,
John Griesemer
,
Norman Robson
,
Alberto Cestero
,
Babar A. Khan
,
Geng Wang
,
Matt Wordeman
,
Subramanian S. Iyer
An 800-MHz embedded DRAM with a concurrent refresh mode.
IEEE J. Solid State Circuits
40 (6) (2005)