Login / Signup
Patrick Stolt
Publication Activity (10 Years)
Years Active: 2015-2017
Publications (10 Years): 3
Top Topics
Probabilistic Approaches
Prefetching
High Speed
Web Caching
Top Venues
MEMSYS
VLSIC
ISSCC
</>
Publications
</>
Tah-Kang Joseph Ting
,
Gyh-Bin Wang
,
Ming-Hung Wang
,
Chun-Peng Wu
,
Chun-Kai Wang
,
Chun-Wei Lo
,
Li-Chin Tien
,
Der-Min Yuan
,
Yung-Ching Hsieh
,
Jenn-Shiang Lai
,
Wen-Pin Hsu
,
Chien-Chih Huang
,
Chi-Kang Chen
,
Yung-Fa Chou
,
Ding-Ming Kwai
,
Zhe Wang
,
Wei Wu
,
Shigeki Tomishima
,
Patrick Stolt
,
Shih-Lien Lu
23.9 An 8-channel 4.5Gb 180GB/s 18ns-row-latency RAM for the last level cache.
ISSCC
(2017)
Elizabeth Reed
,
Alaa R. Alameldeen
,
Helia Naeimi
,
Patrick Stolt
Probabilistic replacement strategies for improving the lifetimes of NVM-based caches.
MEMSYS
(2017)
Pei-Wen Luo
,
Chi-Kang Chen
,
Yu-Hui Sung
,
Wei Wu
,
Hsiu-Chuan Shih
,
Chia-Hsin Lee
,
Kuo-Hua Lee
,
Ming-Wei Li
,
Mei-Chiang Lung
,
Chun-Nan Lu
,
Yung-Fa Chou
,
Po-Lin Shih
,
Chung-Hu Ke
,
Chun Shiah
,
Patrick Stolt
,
Shigeki Tomishima
,
Ding-Ming Kwai
,
Bor-Doou Rong
,
Nicky Lu
,
Shih-Lien Lu
,
Cheng-Wen Wu
A computer designed half Gb 16-channel 819Gb/s high-bandwidth and 10ns low-latency DRAM for 3D stacked memory devices using TSVs.
VLSIC
(2015)