Login / Signup
Hideyuki Yoko
Publication Activity (10 Years)
Years Active: 2005-2007
Publications (10 Years): 0
</>
Publications
</>
Hiroki Fujisawa
,
Shuichi Kubouchi
,
Koji Kuroki
,
Naohisa Nishioka
,
Yoshiro Riho
,
Hiromasa Noda
,
Isamu Fujii
,
Hideyuki Yoko
,
Ryuuji Takishita
,
Takahiro Ito
,
Hitoshi Tanaka
,
Masayuki Nakamura
An 8.1-ns Column-Access 1.6-Gb/s/pin DDR3 SDRAM With an 8: 4 Multiplexed Data-Transfer Scheme.
IEEE J. Solid State Circuits
42 (1) (2007)
Hiroki Fujisawa
,
Shuichi Kubouchi
,
Koji Kuroki
,
Naohisa Nishioka
,
Yoshiro Riho
,
Hiromasa Noda
,
Isamu Fujii
,
Hideyuki Yoko
,
Ryuuji Takishita
,
Takahiro Ito
,
Hitoshi Tanaka
,
Masayuki Nakamura
An 8.4ns Column-Access 1.3Gb/s/pin DDR3 SDRAM with an 8: 4 Multiplexed Data-Transfer Scheme.
ISSCC
(2006)
Hiroki Fujisawa
,
Masayuki Nakamura
,
Yasuhiro Takai
,
Yasuji Koshikawa
,
Tatsuya Matano
,
Seiji Narui
,
Narikazu Usuki
,
Chiaki Dono
,
Shinichi Miyatake
,
Makoto Morino
,
Koji Arai
,
Shuichi Kubouchi
,
Isamu Fujii
,
Hideyuki Yoko
,
Takao Adachi
1.8-V 800-Mb/s/pin DDR2 and 2.5-V 400-Mb/s/pin DDR1 compatibly designed 1Gb SDRAM with dual-clock input-latch scheme and hybrid multi-oxide output buffer.
IEEE J. Solid State Circuits
40 (4) (2005)