Login / Signup
Ying Cao
Publication Activity (10 Years)
Years Active: 2018-2023
Publications (10 Years): 6
Top Topics
Back End
Link Structure
Analog To Digital Converter
Sigma Delta
Top Venues
ISSCC
IEEE J. Solid State Circuits
VLSI Circuits
</>
Publications
</>
Mayank Raj
,
Chuan Xie
,
Ade Bekele
,
Adam Chou
,
Wenfeng Zhang
,
Ying Cao
,
Jae Wook Kim
,
Nakul Narang
,
Hongyuan Zhao
,
Yipeng Wang
,
Kee Hian Tan
,
Winson Lin
,
Jay Im
,
David Mahashin
,
Santiago Asuncion
,
Parag Upadhyaya
,
Yohan Frans
A O.96pJ/b 7 × 50Gb/s-per-Fiber WDM Receiver with Stacked 7nm CMOS and 45nm Silicon Photonic Dies.
ISSCC
(2023)
Chi Fung Poon
,
Wenfeng Zhang
,
Junho Cho
,
Shaojun Ma
,
Yipeng Wang
,
Ying Cao
,
Asma Laraba
,
Eugene Ho
,
Winson Lin
,
Zhaoyin Daniel Wu
,
Kee Hian Tan
,
Parag Upadhyaya
,
Yohan Frans
A 1.24-pJ/b 112-Gb/s (870 Gb/s/Mm) Transceiver for In-Package Links in 7-nm FinFET.
IEEE J. Solid State Circuits
57 (4) (2022)
Chi Fung Poon
,
Wenfeng Zhang
,
Junho Cho
,
Shaojun Ma
,
Yipeng Wang
,
Ying Cao
,
Asma Laraba
,
Eugene Ho
,
Winson Lin
,
Zhaoyin Daniel Wu
,
Kee Hian Tan
,
Parag Upadhyaya
,
Yohan Frans
A 1.24pJ/b 112Gb/s (870Gbps/mm) Transceiver for In-package Links in 7nm FinFET.
VLSI Circuits
(2021)
Jay Im
,
Kevin Zheng
,
Chuen-Huei Adam Chou
,
Lei Zhou
,
Jae Wook Kim
,
Stanley Chen
,
Yipeng Wang
,
Hao-Wei Hung
,
Kee Hian Tan
,
Winson Lin
,
Arianne Roldan
,
Declan Carey
,
Ilias Chlis
,
Ronan Casey
,
Ade Bekele
,
Ying Cao
,
David Mahashin
,
Hong Ahn
,
Hongtao Zhang
,
Yohan Frans
,
Ken Chang
A 112-Gb/s PAM-4 Long-Reach Wireline Transceiver Using a 36-Way Time-Interleaved SAR ADC and Inverter-Based RX Analog Front-End in 7-nm FinFET.
IEEE J. Solid State Circuits
56 (1) (2021)
Jay Im
,
Kevin Zheng
,
Adam Chou
,
Lei Zhou
,
Jae Wook Kim
,
Stanley Chen
,
Yipeng Wang
,
Hao-Wei Hung
,
Kee Hian Tan
,
Winson Lin
,
Arianne Roldan
,
Declan Carey
,
Ilias Chlis
,
Ronan Casey
,
Ade Bekele
,
Ying Cao
,
David Mahashin
,
Hong Ahn
,
Hongtao Zhang
,
Yohan Frans
,
Ken Chang
6.1 A 112Gb/s PAM-4 Long-Reach Wireline Transceiver Using a 36-Way Time-Interleaved SAR-ADC and Inverter-Based RX Analog Front-End in 7nm FinFET.
ISSCC
(2020)
Didem Turker
,
Ade Bekele
,
Parag Upadhyaya
,
Bob Verbruggen
,
Ying Cao
,
Shaojun Ma
,
Christophe Erdmann
,
Brendan Farley
,
Yohan Frans
,
Ken Chang
A 7.4-to-14GHz PLL with 54fsrms jitter in 16nm FinFET for integrated RF-data-converter SoCs.
ISSCC
(2018)