​
Login / Signup
Jui-Jen Wu
Publication Activity (10 Years)
Years Active: 2009-2024
Publications (10 Years): 2
Top Topics
Read Write
Memory Bandwidth
Analog Vlsi
Floating Point Arithmetic
Top Venues
IEEE J. Solid State Circuits
ISSCC
VLSI Technology and Circuits
</>
Publications
</>
Win-San Khwa
,
Ping-Chun Wu
,
Jui-Jen Wu
,
Jian-Wei Su
,
Ho-Yu Chen
,
Zhao-En Ke
,
Ting-Chien Chiu
,
Jun-Ming Hsu
,
Chiao-Yen Cheng
,
Yu-Chen Chen
,
Chung-Chuan Lo
,
Ren-Shuo Liu
,
Chih-Cheng Hsieh
,
Kea-Tiong Tang
,
Meng-Fan Chang
34.2 A 16nm 96Kb Integer/Floating-Point Dual-Mode-Gain-Cell-Computing-in-Memory Macro Achieving 73.3-163.3TOPS/W and 33.2-91.2TFLOPS/W for AI-Edge Devices.
ISSCC
(2024)
Tai-Hao Wen
,
Je-Min Hung
,
Hung-Hsi Hsu
,
Yuan Wu
,
Fu-Chun Chang
,
Chung-Yuan Li
,
Chih-Han Chien
,
Chin-I Su
,
Win-San Khwa
,
Jui-Jen Wu
,
Chung-Chuan Lo
,
Ren-Shuo Liu
,
Chih-Cheng Hsieh
,
Kea-Tiong Tang
,
Mon-Shu Ho
,
Yu-Der Chih
,
Tsung-Yung Jonathan Chang
,
Meng-Fan Chang
A 28nm Nonvolatile AI Edge Processor using 4Mb Analog-Based Near-Memory-Compute ReRAM with 27.2 TOPS/W for Tiny AI Edge Devices.
VLSI Technology and Circuits
(2023)
Meng-Fan Chang
,
Yu-Fan Lin
,
Yen-Chen Liu
,
Jui-Jen Wu
,
Shin-Jang Shen
,
Wu-Chin Tsai
,
Yu-Der Chih
An Asymmetric-Voltage-Biased Current-Mode Sensing Scheme for Fast-Read Embedded Flash Macros.
IEEE J. Solid State Circuits
50 (9) (2015)
Meng-Fan Chang
,
Jui-Jen Wu
,
Tun-Fei Chien
,
Yen-Chen Liu
,
Ting-Chin Yang
,
Wen-Chao Shen
,
Ya-Chin King
,
Chrong Jung Lin
,
Ku-Feng Lin
,
Yu-Der Chih
,
Tsung-Yung Jonathan Chang
Low VDDmin Swing-Sample-and-Couple Sense Amplifier and Energy-Efficient Self-Boost-Write-Termination Scheme for Embedded ReRAM Macros Against Resistance and Switch-Time Variations.
IEEE J. Solid State Circuits
50 (11) (2015)
Meng-Fan Chang
,
Jui-Jen Wu
,
Tun-Fei Chien
,
Yen-Chen Liu
,
Ting-Chin Yang
,
Wen-Chao Shen
,
Ya-Chin King
,
Chorng-Jung Lin
,
Ku-Feng Lin
,
Yu-Der Chih
,
Sreedhar Natarajan
,
Tsung-Yung Jonathan Chang
19.4 embedded 1Mb ReRAM in 28nm CMOS with 0.27-to-1V read using swing-sample-and-couple sense amplifier and self-boost-write-termination scheme.
ISSCC
(2014)
Meng-Fan Chang
,
Chia-Chen Kuo
,
Shyh-Shyuan Sheu
,
Chorng-Jung Lin
,
Ya-Chin King
,
Frederick T. Chen
,
Tzu-Kun Ku
,
Ming-Jinn Tsai
,
Jui-Jen Wu
,
Yu-Der Chih
Area-Efficient Embedded Resistive RAM (ReRAM) Macros Using Logic-Process Vertical-Parasitic-BJT (VPBJT) Switches and Read-Disturb-Free Temperature-Aware Current-Mode Read Scheme.
IEEE J. Solid State Circuits
49 (4) (2014)
Meng-Fan Chang
,
Ming-Bin Chen
,
Lai-Fu Chen
,
Shu-Meng Yang
,
Yao-Jen Kuo
,
Jui-Jen Wu
,
Hsiu-Yun Su
,
Yuan-Hua Chu
,
Wen-Chin Wu
,
Tzu-Yi Yang
,
Hiroyuki Yamauchi
Read-Port, and Offset Cell VDD Biasing Techniques.
IEEE J. Solid State Circuits
48 (10) (2013)
Jui-Jen Wu
,
Meng-Fan Chang
,
Shau-Wei Lu
,
Robert Lo
,
Quincy Li
A 45-nm Dual-Port SRAM Utilizing Write-Assist Cells Against Simultaneous Access Disturbances.
IEEE Trans. Circuits Syst. II Express Briefs
(11) (2012)
Ming-Pin Chen
,
Lai-Fu Chen
,
Meng-Fan Chang
,
Shu-Meng Yang
,
Yao-Jen Kuo
,
Jui-Jen Wu
,
Mon-Shu Ho
,
Hsiu-Yun Su
,
Yuan-Hua Chu
,
Wen-Chin Wu
,
Tzu-Yi Yang
,
Hiroyuki Yamauchi
A 260mV L-shaped 7T SRAM with bit-line (BL) Swing expansion schemes based on boosted BL, asymmetric-VTH read-port, and offset cell VDD biasing techniques.
VLSIC
(2012)
Jui-Jen Wu
,
Yen-Hui Chen
,
Meng-Fan Chang
,
Po-Wei Chou
,
Chien-Yuan Chen
,
Hung-Jen Liao
,
Ming-Bin Chen
,
Yuan-Hua Chu
,
Wen-Chin Wu
,
Hiroyuki Yamauchi
/VDD Tolerant Zigzag 8T SRAM With Area-Efficient Decoupled Differential Sensing and Fast Write-Back Scheme.
IEEE J. Solid State Circuits
46 (4) (2011)
Meng-Fan Chang
,
Jui-Jen Wu
,
Kuang-Ting Chen
,
Yung-Chi Chen
,
Yen-Hui Chen
,
Robin Lee
,
Hung-Jen Liao
,
Hiroyuki Yamauchi
AP) 8T SRAM Cell With Expanded Write/Read Stabilities for Lower VDDmin Applications.
IEEE J. Solid State Circuits
45 (6) (2010)
Yen-Huei Chen
,
Gary Chan
,
Shao-Yu Chou
,
Hsien-Yu Pan
,
Jui-Jen Wu
,
Robin Lee
,
Hung-Jen Liao
,
Hiroyuki Yamauchi
A 0.6 V Dual-Rail Compiler SRAM Design on 45 nm CMOS Technology With Adaptive SRAM Power for Lower VDD_min VLSIs.
IEEE J. Solid State Circuits
44 (4) (2009)