Login / Signup
Yuji Satoh
Publication Activity (10 Years)
Years Active: 2014-2022
Publications (10 Years): 4
Top Topics
High Bandwidth
Long Term Evolution
Multi Band
Hyperspectral
Top Venues
IEEE J. Solid State Circuits
VLSIC
ISSCC
VLSI Circuits
</>
Publications
</>
Takashi Toi
,
Junji Wadatsumi
,
Hiroyuki Kobayashi
,
Yutaka Shimizu
,
Yuji Satoh
,
Makoto Morimoto
,
Rui Ito
,
Mitsuyuki Ashida
,
Yuta Tsubouchi
,
Mai Nozawa
,
Go Urakawa
,
Jun Deguchi
,
Ryuichi Fujimoto
A 25.6-Gb/s Interface Employing PAM-4-Based Four-Channel Multiplexing and Cascaded Clock and Data Recovery Circuits in Ring Topology for High-Bandwidth and Large-Capacity Storage Systems.
IEEE J. Solid State Circuits
57 (5) (2022)
Yuta Tsubouchi
,
Daisuke Miyashita
,
Takashi Toi
,
Yuji Satoh
,
Fumihiko Tachibana
,
Junji Wadatsumi
,
Makoto Morimoto
,
Ryuichi Fujimoto
,
Jun Deguchi
A 12.8-Gb/s Daisy Chain-Based Downlink I/F Employing Spectrally Compressed Multi-Band Multiplexing for High-Bandwidth, Large-Capacity Storage Systems.
IEEE J. Solid State Circuits
54 (4) (2019)
Takashi Toi
,
Junji Wadatsumi
,
Hiroyuki Kobayashi
,
Yutaka Shimizu
,
Yuji Satoh
,
Makoto Morimoto
,
Rui Ito
,
Mitsuyuki Ashida
,
Yuta Tsubouchi
,
Mai Nozawa
,
Go Urakawa
,
Jun Deguchi
A 25.6Gb/s Uplink-Downlink Interface Employing PAM-4-Based 4-Channel Multiplexing and Cascaded CDR Circuits in Ring Topology for High-Bandwidth and Large-Capacity Storage Systems.
ISSCC
(2019)
Yuta Tsubouchi
,
Daisuke Miyashita
,
Yuji Satoh
,
Takashi Toi
,
Fumihiko Tachibana
,
Makoto Morimoto
,
Junji Wadatsumi
,
Jun Deguchi
A 12.8 GB/S Daisy Chain-Based Downlink I/F Employing Spectrally Compressed Multi-Band Multiplexing for High-Bandwidth and Large-Capacity Storage Systems.
VLSI Circuits
(2018)
Yuji Satoh
,
Hiroyuki Kobayashi
,
Takeshi Miyaba
,
Shouhei Kousai
A 2.9mW, +/- 85ppm accuracy reference clock generator based on RC oscillator with on-chip temperature calibration.
VLSIC
(2014)