Login / Signup
Ruey-Bin Sheen
Publication Activity (10 Years)
Years Active: 2018-2022
Publications (10 Years): 3
Top Topics
Watermarking Algorithm
Power Supply
Hd Video
High Speed
Top Venues
VLSI Circuits
ISSCC
</>
Publications
</>
Tsung-Hsien Tsai
,
Ruey-Bin Sheen
,
Sheng-Yun Hsu
,
Ya-Tin Chang
,
Chih-Hsien Chang
,
Robert Bogdan Staszewski
A Cascaded PLL (LC-PLL + RO-PLL) with a Programmable Double Realignment Achieving 204fs Integrated Jitter (100kHz to 100MHz) and -72dB Reference Spur.
ISSCC
(2022)
Mao-Hsuan Chou
,
Ya-Tin Chang
,
Tsung-Hsien Tsai
,
Tsung-Che Lu
,
Chia-Chun Liao
,
Hung-Yi Kuo
,
Ruey-Bin Sheen
,
Chih-Hsien Chang
,
Kenny C.-H. Hsieh
,
Alvin L.-S. Loke
,
Mark Chen
Embedded PLL Phase Noise Measurement Based on a PFD/CP MASH 1-1-1 ΔΣ Time-to-Digital Converter in 7nm CMOS.
VLSI Circuits
(2020)
Tsung-Hsien Tsai
,
Ruey-Bin Sheen
,
Chih-Hsien Chang
,
Robert Bogdan Staszewski
A 0.2GHz to 4GHz Hybrid PLL (ADPLL/Charge-Pump-PLL) in 7NM FinFET CMOS Featuring 0.619PS Integrated Jitter and 0.6US Settling Time at 2.3MW.
VLSI Circuits
(2018)