Login / Signup
Chang-Ming Lai
Publication Activity (10 Years)
Years Active: 2006-2020
Publications (10 Years): 2
Top Topics
Primate Visual Cortex
Printed Circuit
Analog To Digital Converter
Cmos Image Sensor
Top Venues
ISSCC
VLSI-DAT
A-SSCC
IEEE Trans. Circuits Syst. I Regul. Pap.
</>
Publications
</>
Eric Lu
,
Wen-Kai Li
,
Zhiming Deng
,
Edris Rostami
,
Pi-An Wu
,
Keng-Meng Chang
,
Yu-Chen Chuang
,
Chang-Ming Lai
,
Yang-Chuan Chen
,
Tzu-Hsuin Peng
,
Tzung-Chuen Tsai
,
Hui-Hsien Liu
,
Chien-Chih Chiu
,
Bryan Huang
,
Yao-Chi Wang
,
Jing-Hong Conan Zhan
,
Osama Shana'a
10.4 A 4×4 Dual-Band Dual-Concurrent WiFi 802.11ax Transceiver with Integrated LNA, PA and T/R Switch Achieving +20dBm 1024-QAM MCS11 Pout and -43dB EVM Floor in 55nm CMOS.
ISSCC
(2020)
Jen-Huan Tsai
,
Hui-Huan Wang
,
Yang-Chi Yen
,
Chang-Ming Lai
,
Yen-Ju Chen
,
Po-Chiun Huang
,
Ping-Hsuan Hsieh
,
Hsin Chen
,
Chao-Cheng Lee
10 b 240 MS/s 0.7 mW SAR ADC in 28 nm CMOS With Digital Error Correction and Correlated-Reversed Switching.
IEEE J. Solid State Circuits
50 (6) (2015)
Yu-Hsien Kao
,
Chang-Ming Lai
,
Jen-Ming Wu
,
Po-Chiun Huang
,
Ping-Hsuan Hsieh
,
Ta-Shun Chu
28.3 A frequency-defined vernier digital-to-time converter for impulse radar systems in 65nm CMOS.
ISSCC
(2014)
Chin-Fu Li
,
Shih-Chieh Chou
,
Chang-Ming Lai
,
Cuei-Ling Hsieh
,
Jenny Yi-Chun Liu
,
Po-Chiun Huang
A feedforward noise and distortion cancellation technique for CMOS broadband LNA-mixer.
A-SSCC
(2014)
Chang-Ming Lai
,
Kai-Wen Tan
,
Yen-Ju Chen
,
Ta-Shun Chu
A UWB Impulse-Radio Timed-Array Radar With Time-Shifted Direct-Sampling Architecture in 0.18-µm CMOS.
IEEE Trans. Circuits Syst. I Regul. Pap.
(7) (2014)
Cuei-Ling Hsieh
,
Chang-Ming Lai
,
Guan-Hong Ke
,
Jenny Yi-Chun Liu
,
Po-Chiun Huang
A mixed-signal phase-domain FSK demodulator for BLE single-path low-IF receiver.
VLSI-DAT
(2014)
Chang-Ming Lai
,
Yi-Chung Chen
,
Po-Chiun Huang
Time-domain analog-to-digital converters with domino delay lines.
VLSI-DAT
(2013)
Chang-Ming Lai
,
Jen-Ming Wu
,
Po-Chiun Huang
,
Ta-Shun Chu
A scalable direct-sampling broadband radar receiver supporting simultaneous digital multibeam array in 65nm CMOS.
ISSCC
(2013)
Chang-Ming Lai
,
Kai-Wen Tan
,
Liu-Yuan Yu
,
Yen-Ju Chen
,
Jun-Wei Huang
,
Shr-Chau Lai
,
Feng-Hsu Chung
,
Chia-Fung Yen
,
Jen-Ming Wu
,
Po-Chiun Huang
,
Keh-Jeng Chang
,
Shi-Yu Huang
,
Ta-Shun Chu
A UWB IR timed-array radar using time-shifted direct-sampling architecture.
VLSIC
(2012)
Chang-Ming Lai
,
Meng-Hung Shen
,
Geng-Yi Pan
,
Po-Chiun Huang
A 90nm CMOS, 5.6ps, 0.23pJ/code time-to-digital converter with multipath oscillator and seamless cycle detection.
A-SSCC
(2011)
Chang-Ming Lai
,
Meng-Hung Shen
,
Yi-Da Wu
,
Kai-Hsiang Huang
,
Po-Chiun Huang
A 0.24 to 2.4 GHz phase-locked loop with low supply sensitivity in 0.18-µm CMOS.
ISCAS
(2011)
Chin-Fu Li
,
Chang-Ming Lai
,
Ping-Chuan Chiang
,
Po-Chiun Huang
A low-power CMOS LNA using noise suppression and distortion cancellation techniques with inductive bandwidth extension.
ISOCC
(2011)
Yi-Da Wu
,
Chang-Ming Lai
,
Chao-Cheng Lee
,
Po-Chiun Huang
A Quantization Error Minimization Method Using DDS-DAC for Wideband Fractional-N Frequency Synthesizer.
IEEE J. Solid State Circuits
45 (11) (2010)
Yi-Da Wu
,
Chang-Ming Lai
,
Chih-Yuan Chou
,
Po-Chiun Huang
An OPLL-DDS based frequency synthesizer for DCS-1800 receiver.
ISCAS
(2006)