11.2 A 3D integrated Prototype System-on-Chip for Augmented Reality Applications Using Face-to-Face Wafer Bonded 7nm Logic at <2μm Pitch with up to 40% Energy Reduction at Iso-Area Footprint.
Tony F. WuHuichu LiuHuseyin Ekin SumbulLita YangDipti BahetiJeremy CoriellWilliam KovenAnu KrishnanMohit MittalMatheus Trevisan MoreiraMax WaugamanLaurent YeEdith BeignéPublished in: ISSCC (2024)