A combined all-digital PLL-buck slack regulation system with autonomous CCM/DCM transition control and 82% average voltage-margin reduction in a 0.6-to-1.0V cortex-M0 processor.
Xun SunSung KimFahim ur RahmanVenkata Rajesh PamulaXi LiNaveen JohnVisvesh S. SathePublished in: ISSCC (2018)
Keyphrases