Login / Signup

A 387.6fs Integrated Jitter and -80dBc Reference Spurs Ring based PLL with Track- and-Hold Charge Pump and Automatic Loop Gain Control in 7nm FinFET CMOS.

Chen-Ting KoTing-Kuei KuanRuei-Pin ShenChih-Hsien ChangKenny HsiehMark Chen
Published in: VLSI Circuits (2019)
Keyphrases