A 27% Active-Power-Reduced 40-nm CMOS Multimedia SoC With Adaptive Voltage Scaling Using Distributed Universal Delay Lines.
Yoshifumi IkenagaMasahiro NomuraShuji SuenagaHideo SonoharaYoshitaka HorikoshiToshiyuki SaitoYukio OhdairaYoichiro NishioTomohiro IwashitaMiyuki SatouKoji NishidaKoichi NoseKoichiro NoguchiYoshihiro HayashiMasayuki MizunoPublished in: IEEE J. Solid State Circuits (2012)