A 2.3-mW, 5-Gb/s Low-Power Decision-Feedback Equalizer Receiver Front-End and its Two-Step, Minimum Bit-Error-Rate Adaptation Algorithm.
Seuk SonHanseok KimMyeong-Jae ParkKyung-Hoon KimE.-Hung ChenBrian S. LeibowitzJaeha KimPublished in: IEEE J. Solid State Circuits (2013)