Login / Signup

A 0.5-9.5-GHz, 1.2-µs Lock-Time Fractional-N DPLL With ±1.25%UI Period Jitter in 16-nm CMOS for Dynamic Frequency and Core-Count Scaling.

Fazil AhmadGreg UnruhAmrutha IyerPin-En SuSherif AbdallaBo ShenMark ChambersIchiro Fujimori
Published in: IEEE J. Solid State Circuits (2017)
Keyphrases
  • power consumption
  • clock gating
  • high speed
  • low power
  • np complete
  • dynamic environments
  • web applications
  • user interface
  • propositional logic
  • low cost