Login / Signup

22.2 An 8.5Gb/s/pin 12Gb-LPDDR5 SDRAM with a Hybrid-Bank Architecture using Skew-Tolerant, Low-Power and Speed-Boosting Techniques in a 2nd generation 10nm DRAM Process.

Hyung-Joon ChiChang-Kyo LeeJunghwan ParkJin-Seok HeoJaehoon JungDongkeon LeeDae-Hyun KimDukha ParkKihan KimSang-Yun KimJinsol ParkHyunyoon ChoSukhyun LimYeonKyu ChoiYoungil LimDaesik MoonGeuntae ParkJin-Hun JangKyungho LeeIsak HwangCheol KimYounghoon SonGil-Young KangKiwon ParkSeungjun LeeSu-Yeon DooChang-Ho ShinByongwook NaJi-Suk KwonKyung Ryun KimHye-In ChoiSeouk-Kyu ChoiSoobong ChangWonil BaeHyuck-Joon KwonYoung-Soo SohnSeung-Jun BaeKwang-Il ParkJung-Bae Lee
Published in: ISSCC (2020)
Keyphrases