Login / Signup

32.2 A 14nm Analog Sampling Fractional-N PLL with a Digital-to-Time Converter Range-Reduction Technique Achieving 80fs Integrated Jitter and 93fs at Near-Integer Channels.

Wanghua WuChih-Wei YaoChengkai GuoPei-Yuan ChiangPak-Kim LauLei ChenSang Won SonThomas Byunghak Cho
Published in: ISSCC (2021)
Keyphrases