A 12b 1GS/s Pipelined ADC with Digital Background Calibration of Inter-stage Gain, Capacitor Mismatch, and Kick-back Errors.

Mingyang GuYi ZhongLu JieNan Sun
Published in: ESSCIRC (2023)