Login / Signup
Linearity and intrinsic gain enhancement techniques using positive feedbacks to realize a 1.2-V, 200-MHz, +10.3-dBm of IIP3 and 7th-order LPF in a 65-nm CMOS.
Yasuhiro Sugimoto
Published in:
ESSCIRC (2011)
Keyphrases
</>
high speed
image processing
data mining
positive and negative
cmos technology
information retrieval
user interface
low cost
lower order