17.7 A digital DLL with hybrid DCC using 2-step duty error extraction and 180° phase aligner for 2.67Gb/S/pin 16Gb 4-H stack DDR4 SDRAM with TSVs.
Won-Joo YunIndal SongHanki JeoungHundai ChoiSeok-Ho LeeJun-Bae KimChi-Wook KimJung-Hwan ChoiSeong-Jin JangJoo-Sun ChoiPublished in: ISSCC (2015)